

# PRODUCT/PROCESS CHANGE NOTIFICATION

PCN MMS-MMY/13/8165 Dated 14 Oct 2013

M95010, M95020, M95040, M95080, M95160 1-Kbit, 2-Kbit, 4-Kbit, 8-Kbit, 16-Kbit SPI bus EEPROM / Industrial grade Redesign and upgrade to the CMOSF8H

## **Table 1. Change Implementation Schedule**

| Forecasted implementation date for change                                                    | 07-Oct-2013 |
|----------------------------------------------------------------------------------------------|-------------|
| Forecasted availability date of samples for customer                                         | 07-Oct-2013 |
| Forecasted date for <b>STMicroelectronics</b> change Qualification Plan results availability | 07-Oct-2013 |
| Estimated date of changed product first shipment                                             | 13-Jan-2014 |

## **Table 2. Change Identification**

| Product Identification<br>(Product Family/Commercial Product) | 1, 2, 4, 8, 16-Kbit SPI bus EEPROM indus. grade             |  |  |
|---------------------------------------------------------------|-------------------------------------------------------------|--|--|
| Type of change                                                | Waferfab technology change                                  |  |  |
| Reason for change                                             | Line up to state-of-the-art of process                      |  |  |
| Description of the change                                     | Redesign and upgrade to the new CMOSF8H Process technology. |  |  |
| Change Product Identification                                 | Proc. techno identifier "K" for SO8N                        |  |  |
| Manufacturing Location(s)                                     |                                                             |  |  |

**47/**.

| Customer Part numbers list |  |
|----------------------------|--|
| Qualification Plan results |  |

| Customer Acknowledgement of Receipt                       | PCN MMS-MMY/13/8165 |
|-----------------------------------------------------------|---------------------|
| Please sign and return to STMicroelectronics Sales Office | Dated 14 Oct 2013   |
| □ Qualification Plan Denied                               | Name:               |
| □ Qualification Plan Approved                             | Title:              |
|                                                           | Company:            |
| □ Change Denied                                           | Date:               |
| □ Change Approved                                         | Signature:          |
| Remark                                                    |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |

**47/**.

## **DOCUMENT APPROVAL**

| Name              | Function          |  |
|-------------------|-------------------|--|
| Leduc, Hubert     | Marketing Manager |  |
| Rodrigues, Benoit | Product Manager   |  |
| Pavano, Rita      | Q.A. Manager      |  |

**A7**/.



# PRODUCT / PROCESS CHANGE NOTIFICATION

## M95010, M95020, M95040, M95080, M95160 1-Kbit, 2-Kbit, 4-Kbit, 8-Kbit, 16-Kbit SPI bus EEPROM / Industrial grade Redesign and upgrade to the CMOSF8H process technology

### What is the change?

The M95010, M95020, M95040, M95080 and M95160, 1-Kbit, 2-Kbit, 4-Kbit, 8-Kbit and 16-Kbit SPI bus EEPROM product families for Industrial grade, currently produced using the CMOSF6SP 36% process technology at ST Ang Mo Kio (Singapore) 6" or at GLOBALFOUNDRIES (Singapore) 8" wafer diffusion plants, have been **redesigned** and will be **upgraded** to the **CMOSF8H** process technology at **ST Rousset** (France) 8" wafer diffusion plant.

This upgraded version in CMOSF8H allows offering:

- 1.7 V / 5.5 V ("-F") Vcc range over industrial temperature range -40 / +85°C
- Enhanced cycling and data retention performances:
  - 4 million cycles
  - 200 years data retention

The new M95010, M95020 and M95040 in CMOSF8H version are functionally compatible with the current CMOSF6SP 36% version as per common datasheet rev. 11 – May 2013, attached.

The new M95080 in CMOSF8H version is functionally compatible with the current CMOSF6SP 36% version as per datasheet rev. 1 – March 2012 attached.

The new M95160 in CMOSF8H version is functionally compatible with the current CMOSF6SP 36% version as per datasheet rev. 3 – January 2013 attached.

Differences from current datasheets:

DC characteristic: I<sub>CC1</sub> standby supply current:

- Max 2 µA at V<sub>cc</sub> = 2.5 V
- Max 3  $\mu$ A at  $V_{CC} = 5.5 \text{ V}$

Concurrent to this change, the new M95010, M95020, M95040, M95080 and M95160 in CMOSF8H will be assembled with 0.8 mil Copper wire when packaged in SO8N or in UFDFPN8 (MLP8).

#### Why?

The strategy of STMicroelectronics Memory Division is to support our customers on a long-term basis. In line with this commitment, the qualification of the M95010, M95020, M95040, M95080 and M95160 in the new CMOSF8H process technology will increase the production capacity throughput and consequently improve the service to our customers.

#### When?

The production of the upgraded new M95010, M95020, M95040, M95080 and M95160 with the new CMOSF8H will ramp up from December 2013 and shipments can start from January 2014 onward (or earlier upon customer approval).

#### How will the change be qualified?

The new version of the new M95010, M95020, M95040, M95080 and M95160 in CMOSF8H will be qualified using the standard ST Microelectronics Corporate Procedures for Quality & Reliability.

The Qualification Reports are available and included inside this document:

- QRMMY1316 for M95020
- QRMMY1315 for M95040
- QRMMY1314 for M95080
- QRMMY1205 for M95160

The Qualification report QRMMY1324 for M95010 will be available Week 50.

## What is the impact of the change?

- Form: Marking change (see **Device marking** paragraph)
- Fit: No change
- Function: DC characteristic: Icc1 standby supply current:
  - Max 2  $\mu$ A at  $V_{cc} = 2.5 \text{ V}$
  - Max 3  $\mu$ A at  $V_{CC} = 5.5 \text{ V}$

#### How can the change be seen?

### - BOX LABEL MARKING

On the BOX LABEL MARKING, the difference is visible inside the **Finished Good Part Number**: the **process technology** identifier is "K" for the **upgraded version** in **CMOSF8H**, this identifier being "G" or "S" for the current version in CMOSF6SP 36%.

→ Example for M95080-WMN6TP



## How can the change be seen?

### - DEVICE MARKING

For the **SO8N** package, the difference is visible inside the trace code (*PYWWT*) where the last digit *T* for process technology is "**K**" for the **upgraded version** in **CMOSF8H**, this digit being "Q" for current version.



For the **TSSOP8** package, the difference is visible inside the product name where the last digit is "K" for the **upgraded version** in **CMOSF8H**, this digit being "P" for current version.



For the **UFDFPN8** package, the difference is visible inside the product name: **upgraded version** in **CMOSF8H** is **5DRK**, current version is 516R.



## **Appendix A- Product Change Information**

| Product family / Commercial products:                                                                    | 1-Kbit, 2-Kbit, 4-Kbit, 8-Kbit, 16-Kbit SPI bus<br>EEPROM / Industrial grade      |  |  |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|
| Customer(s):                                                                                             | All                                                                               |  |  |
| Type of change:                                                                                          | Wafer fab process technology change                                               |  |  |
| Reason for the change:                                                                                   | Line up to state-of-the-art of process                                            |  |  |
| Description of the change:                                                                               | Redesign and upgrade to the new CMOSF8H Process technology.                       |  |  |
| Forecast date of the change: (Notification to customer)                                                  | Week 41 / 2013                                                                    |  |  |
| Forecast date of <a href="Qualification samples">Qualification samples</a> availability for customer(s): | See details in APPENDIX B                                                         |  |  |
| Forecast date for the internal STMicroelectronics change, Qualification Report availability:             | The <b>Qualification Reports</b> are available and included inside this document. |  |  |
|                                                                                                          | The Qualification report QRMMY1324 for M95010 will be available Week 50.)         |  |  |
| Marking to identify the changed product:                                                                 | Process Technology identifier "K" for CMOSF8H for SO8N.                           |  |  |
| Description of the qualification program:                                                                | Standard ST Microelectronics Corporate Procedures for Quality and Reliability     |  |  |
| Product Line(s) and/or Part Number(s):                                                                   | See Appendix B                                                                    |  |  |
| Manufacturing location:                                                                                  | Rousset 8 inch wafer fab                                                          |  |  |
| Estimated date of first shipment:                                                                        | Week 02 / 2014                                                                    |  |  |

## **Appendix B: Concerned Commercial Part Numbers:**

| Commercial<br>Part Numbers | Package | Samples availability |  |
|----------------------------|---------|----------------------|--|
| M95010-RDW6TP              | TSSOP8  | December 2013        |  |
| M95010-RMN6TP              | SO8N    | December 2013        |  |
| M95010-WDW6TP              | TSSOP8  | December 2013        |  |
| M95010-WMN6P               | SO8N    | December 2013        |  |
| M95010-WMN6TP              | SO8N    | December 2013        |  |
| M95020-RDW6TP              | TSSOP8  | November 2013        |  |
| M95020-RMN6TP              | SO8N    | November 2013        |  |
| M95020-WDW6TP              | TSSOP8  | November 2013        |  |
| M95020-WMN6P               | SO8N    | November 2013        |  |
| M95020-WMN6TP              | SO8N    | November 2013        |  |
| 5C.P2A02.013               | SO8N    | October 2013         |  |
| M95040-RDW6TP              | TSSOP8  | October 2013         |  |
| M95040-RMC6TG              | UFDFPN8 | October 2013         |  |
| M95040-RMN6TP              | SO8N    | October 2013         |  |
| M95040-WDW6TP              | TSSOP8  | October 2013         |  |
| M95040-WMN6P               | SO8N    | October 2013         |  |
| M95040-WMN6TP              | SO8N    | October 2013         |  |
| M95080-RDW6TP              | TSSOP8  | October 2013         |  |
| M95080-RMC6TG              | UFDFPN8 | October 2013         |  |
| M95080-WDW6TP              | TSSOP8  | October 2013         |  |
| M95080-WMN6P               | SO8N    | October 2013         |  |
| M95080-WMN6TP              | SO8N    | October 2013         |  |
| M95160-RDW6TP              | TSSOP8  | October 2013         |  |
| M95160-RMC6TG              | UFDFPN8 | October 2013         |  |
| M95160-RMN6TP              | SO8N    | October 2013         |  |
| M95160-WDW6TP              | TSSOP8  | October 2013         |  |
| M95160-WMN6P               | SO8N    | October 2013         |  |
| M95160-WMN6TP              | SO8N    | October 2013         |  |

## **Appendix C: Qualification Reports:**

See following pages



# QRMMY1316 Qualification report

New design / M95020-R M95020-W M95020-A125 M95020-A145 using the CMOSF8H technology in the Rousset 8" Fab

**Table 1. Product information** 

| General information                       |                                                                                    |  |  |
|-------------------------------------------|------------------------------------------------------------------------------------|--|--|
| Commercial product                        | M95020-RMN6TP<br>M95020-RDW6TP<br>M95020-WDW6TP<br>M95020-WMN6P<br>M95020-WMN6TP   |  |  |
| Product description                       | 2 Kbit serial SPI bus EEPROMs with high-speed clock                                |  |  |
| Product group                             | MMS                                                                                |  |  |
| Product division                          | MMY - Memory                                                                       |  |  |
| Silicon process technology                | CMOSF8H                                                                            |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8", France                                                       |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France<br>ST Toa Payoh, Singapore<br>Subcontractor Ardentec, Singapore |  |  |

**Table 2. Package description** 

| Package description | Assembly plant location                         | Final test plant location        |  |
|---------------------|-------------------------------------------------|----------------------------------|--|
| COON                | ST Shenzhen, China                              | ST Shenzhen, China               |  |
| SO8N                | Subcontractor Amkor, Philippines                | Subcontractor Amkor, Philippines |  |
| TSSOP8              | ST Shenzhen, China                              | ST Shenzhen, China               |  |
| 1330F6              | Subcontractor Amkor, Philippines                | Subcontractor Amkor, Philippines |  |
| UFDFPN8 (MLP8)      | ST Calamba, Philippines ST Calamba, Philippines |                                  |  |
| 2 x 3 mm            | Subcontractor Amkor, Philippines                | Subcontractor Amkor, Philippines |  |

Reliability / Qualification assessment: PASS

## 1 Reliability evaluation overview

## 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new design M95020-W, M95020-R, M95020-A125 and M95020-A145 using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for M24M02/M95M02, M24M01/M95M01, M24512/M95512, M24256/M95256, M24128/M95128, M24C64/M95640, M24C32/M95320, M95160, M95080 and M95040 EEPROM general purpose products.

The CMOSF8H technology is also qualified for automotive grade using M95640-A125 and M95640-A145 as driver products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The voltage and temperature ranges covered by this document are:

- 2.5 to 5.5 V at –40 to 85 °C for M95020-W devices
- 1.8 to 5.5 V at –40 to 85 °C for M95020-R devices
- 1.8 to 5.5 V at –40 to 125 °C for M95020-A125 devices (automotive grade 1)
- 2.5 to 5.5 V at –40 to 145 °C for M95020-A145 devices (automotive grade 0)

## 1.2 Conclusion

The new design M95020-W, M95020-R using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab have passed all the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details.

The reliability test results apply also to M95020-A125 and M95020-A145 devices which are forecasted to be fully qualified at completion of 2000 hours stress (Week 47'2013).



QRMMY1316 Device characteristics

## 2 Device characteristics

The new design M95020-W, M95020-R, M95020-A125 and M95020-A145 are electrically erasable programmable memory (EEPROM) devices based on advanced true EEPROM technology.

The M95020-W, M95020-R, M95020-A125 and M95020-A145 are byte-alterable memories ( $256 \times 8$  bits) organized as 16 pages of 16 bytes in which the data integrity is significantly improved with an embedded Error Correction Code logic.

The devices are accessed by a simple serial SPI compatible interface.

The M95020 devices can operate with a supply range from 1.8 V up to 5.5 V, and are guaranteed over the -40 °C/+85 °C temperature range.

The M95020-A125 and M95020-A145 are 2-Kbit serial EEPROM Automotive grade devices operating up to 125 °C and 145 °C respectively. They are compliant with the very high level of reliability defined by the Automotive standard AEC-Q100 grade 0.

Refer to the product datasheet for more details.



Rev 1 3/13

## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The CMOSF8H process technology and EEPROM new design core have been qualified for Automotive products on 3 lots using the driver product M95640 (refer to qualification report QREE0921).

The M95020 is designed with the same technology and similar architecture as the driver product M95640/M95160.

The product vehicle used for the die qualification is presented in *Table 3*.

Table 3. Product vehicles used for die qualification

| Product            | Silicon process technology | Wafer fabrication location | Package<br>description | Assembly plant location         |
|--------------------|----------------------------|----------------------------|------------------------|---------------------------------|
| M95020 /<br>M95160 | CMOSF8H                    | ST Rousset 8"              | CDIP8                  | Engineering assy <sup>(1)</sup> |

<sup>1.</sup> CDIP8 is a engineering ceramic package used only for die-oriented reliability trials.

The product vehicles used for package qualification are presented in Table 4.

Table 4. Product vehicles used for package qualification

| Product                                 | Silicon process technology | Wafer fabrication location | Package description        | Assembly plant location       |
|-----------------------------------------|----------------------------|----------------------------|----------------------------|-------------------------------|
| M95020 /                                |                            | ST Rousset 8"              | SO8N                       | ST Shenzhen                   |
| M95160 <sup>(1)(2)</sup> CMOSF8H        | CIVIOSITOTI                | 51 Roussel o               | TSSOP8                     | ST Shenzhen                   |
| M95640 <sup>(2)</sup> CM <sup>(2)</sup> | CMOSF8H                    | ST Rousset 8"              | SO8N                       | ST Shenzhen                   |
|                                         | CIVIOSFOR                  |                            | TSSOP8                     | ST Shenzhen                   |
| M24C64 <sup>(2)</sup>                   | CMOSF8H                    | ST Rousset 8"              | SO8N                       | ST Shenzhen /<br>subcon Amkor |
|                                         |                            |                            | TSSOP8                     | ST Shenzhen / subcon Amkor    |
|                                         |                            |                            | UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba /<br>subcon Amkor  |

Qualification on 3 lots using the product driver M95640 - Qualification of M95160/M95020 benefits of the family approach (1 lot).



Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95640/M24C64/M95160 are applicable to M95020.

## 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in *Table 5* for die-oriented tests
- in Table 6 for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in Table 8 for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

|       |                  | Test sho                                            | rt descrip    | otion      |          |         |                |                |
|-------|------------------|-----------------------------------------------------|---------------|------------|----------|---------|----------------|----------------|
| Tool  |                  |                                                     | Sample size / | No.        |          | Results | fail / sam     | ple size       |
| Test  | Method           | Conditions                                          |               | of<br>lots | Duration | M95020  |                |                |
|       |                  |                                                     | lots          |            |          | Lot 1   | Lot 2          | Lot 3          |
|       | High temperatu   | re operating life after endurance                   |               |            |          |         |                |                |
| EDR · |                  | 400K E/W cycles at 150 °C then:<br>HTOL 150 °C, 6 V | 80            |            | 168 hrs  | 0/80    | 0/80           | 0/80           |
|       | AEC-Q100-<br>005 |                                                     |               | 3          | 504 hrs  | 0/80    | 0/80           | 0/80           |
|       |                  |                                                     |               |            | 1008 hrs | 0/80    | 0/80           | Results<br>W41 |
|       |                  |                                                     |               |            | 2008 hrs | 0/80    | 0/80           | Results<br>W47 |
|       | Data retention a | after endurance                                     |               |            |          |         |                |                |
|       |                  | 400K E/W cycles at 150 °C then:<br>HTSL at 150 °C   | 80            |            | 168 hrs  | 0/80    | 0/80           | 0/80           |
|       |                  |                                                     |               | 3          | 504 hrs  | 0/80    | 0/80           | 0/80           |
|       | AEC-Q100-<br>005 |                                                     |               |            | 1008 hrs | 0/80    | 0/80           | Results<br>W41 |
|       |                  |                                                     |               |            | 2008 hrs | 0/80    | Results<br>W39 | Results<br>W47 |
|       | Low temperatur   | re operating life                                   |               |            |          |         |                |                |
|       |                  |                                                     |               |            | 168 hrs  | 0/80    | 0/80           | 0/80           |
|       |                  |                                                     |               | 3          | 504 hrs  | 0/80    | 0/80           | 0/80           |
| LTOL  | JESD22-<br>A108  | –40 °C, 6 V                                         | 80            |            | 1008 hrs | 0/80    | 0/80           | Results<br>W41 |
|       |                  |                                                     |               |            | 2008 hrs | 0/80    | Results<br>W39 | Results<br>W47 |



Rev 1 5/13

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup> (continued)

|            |                                        |                                                                         | rt descrip |            |                                 |                            |                          |                          |
|------------|----------------------------------------|-------------------------------------------------------------------------|------------|------------|---------------------------------|----------------------------|--------------------------|--------------------------|
| Tool       |                                        |                                                                         | Sample     | No.        |                                 | Results fail / sample size |                          |                          |
| Test       | Method                                 | Conditions                                                              | size /     | of<br>lots | Duration                        | M95020                     |                          |                          |
|            |                                        |                                                                         | iots       | 1015       |                                 | Lot 1                      | Lot 2                    | Lot 3                    |
|            | High temperatur                        | re storage life                                                         |            |            |                                 |                            |                          |                          |
|            |                                        |                                                                         |            | 3          | 168 hrs                         | 0/80                       | 0/80                     | 0/80                     |
|            | AEC 0100                               |                                                                         | 80         |            | 504 hrs                         | 0/80                       | 0/80                     | 0/80                     |
| HTSL       | AEC-Q100-<br>005<br>JESD22-A103        | Retention bake at 200 °C                                                |            |            | 1008 hrs                        | 0/80                       | Results<br>W39           | Results<br>W41           |
|            |                                        |                                                                         |            |            | 2008 hrs                        | 0/80                       | Results<br>W46           | Results<br>W47           |
|            | Program/erase endurance cycling + bake |                                                                         |            |            |                                 |                            |                          |                          |
| WEB        | Internal spec.                         | 5 Million E/W cycles at 25 °C then: Retention bake at 200 °C / 48 hours | 80         | 3          | 5 Million<br>cycles /<br>48 hrs | 0/80 (2)                   | 0/80 (2)                 | 0/80 (2)                 |
|            | Electrostatic dis                      | charge (human body model)                                               |            |            |                                 |                            |                          |                          |
| ESD<br>HBM | AEC-Q100-<br>002<br>JESD22-A114        | C = 100 pF, R= 1500 Ω                                                   | 27         | 3          | N/A                             | Pass<br>4000 V             | Pass<br>4000 V           | Pass<br>4000 V           |
|            | Electrostatic dis                      | charge (machine model)                                                  |            | •          |                                 |                            |                          |                          |
| ESD<br>MM  | AEC-Q100-<br>003                       |                                                                         | 12         | 3          | N/A                             | Pass<br>400 V              | Pass<br>400 V            | Pass<br>400 V            |
|            | Latch-up (currer                       | nt injection and overvoltage stress)                                    |            |            |                                 |                            |                          |                          |
| LU         | AEC-Q100-<br>004<br>JESD78B            | At maximum operating temperature (150 °C)                               | 6          | 3          | N/A                             | Class II<br>-<br>Level A   | Class II<br>-<br>Level A | Class II<br>-<br>Level A |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.

<sup>2.</sup> First rejects after 10 million E/W cycles + bake.

Table 6. Package-oriented reliability test plan and result summary (SO8N / ST Shenzhen)<sup>(1)</sup>

|              |                             | •                                                 | Test sh                  | ort de            | escription     |              |        |        | •                |
|--------------|-----------------------------|---------------------------------------------------|--------------------------|-------------------|----------------|--------------|--------|--------|------------------|
|              |                             |                                                   |                          |                   | Duration       | Re           | size   |        |                  |
| Test         | Method Condition            | Conditions                                        | Sample<br>size /<br>lots | No.<br>of<br>lots |                | M95640       |        |        | M95160<br>(2)(3) |
|              |                             |                                                   |                          |                   |                | Lot1         | Lot2   | Lot3   | Lot1             |
|              | Preconditioning: r          | moisture sensitivity le                           | vel 1                    |                   |                |              |        |        |                  |
| PC           | JESD22-A113<br>J-STD-020D   | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1                 | N/A            | 0/1280       | 0/1280 | 0/1280 | 0/1280           |
| <b>T. 15</b> | Temperature hum             | nidity bias                                       |                          |                   |                |              |        |        |                  |
| THB<br>(4)   | AEC-Q100-                   | 85 °C, 85% RH,                                    | 80                       | 1                 | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
|              | JESD22-A101                 | bias 5.6 V                                        | 00                       | '                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
| TC           | Temperature cycl            | ing                                               |                          |                   |                |              |        |        |                  |
| (4)          | AEC-Q100-<br>JESD22-A104    | –65 °C / +175 °C                                  | 80                       | 1                 | 1000<br>cycles | 0/80         | 0/80   | 0/80   | 0/80             |
| TMSK         | Thermal shocks              |                                                   |                          |                   |                |              |        |        |                  |
| (4)          | JESD22-A106                 | –55 °C / +125 °C                                  | 80                       | 1                 | 200<br>shocks  | 0/80         | 0/80   | 0/80   | 0/80             |
| AC           | Autoclave (pressure pot)    |                                                   |                          |                   |                |              |        |        |                  |
| (4)          | AEC-Q100-<br>JESD22-A102    | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1                 | 240 hrs        | 0/80         | 0/80   | 0/80   | 0/80             |
|              | High temperature            | storage life                                      |                          |                   |                | •            | •      | l      | 1                |
| HTSL<br>(4)  | AEC-Q100-                   | Retention bake                                    | 80                       | 1                 | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
|              | JESD22-A103                 | at 150 °C                                         | 80                       | '                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
|              | High temperature            | operating life                                    |                          |                   |                |              |        |        |                  |
| HTOL         | AEC-Q100-                   |                                                   |                          |                   | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
| (+)          | JESD22-A108                 | HTOL 150 °C, 6 V                                  | 80                       | 1                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | Results<br>W41   |
| ELFR         | Early life failure ra       | ate                                               |                          |                   |                |              |        |        |                  |
| (4)          | AEC-Q100-008                | HTOL 150 °C, 6 V                                  | 800                      | 1                 | 48 hrs         | 0/800        | 0/800  | 0/800  | 0/800            |
| ESD          | Electrostatic discl         | harge (charge device                              | model)                   |                   |                |              |        |        |                  |
| CDM          | AEC-Q100-011<br>JESD22-C101 | Field induced charging method                     | 18                       | 1                 | N/A            | Pass >1500 V | -      | -      | Pass<br>>1500 V  |

<sup>1.</sup> See Table 9: List of terms for a definition of abbreviations.

<sup>4.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.



Rev 1 7/13

<sup>2.</sup> Qualification on 3 lots using the product driver M95640 - Qualification of M95160 benefits of the family approach (1 lot).

Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95160 are applicable to M95020.

Table 7. Package-oriented reliability test plan and result summary (TSSOP8 / ST Shenzhen)<sup>(1)</sup>

|             |                               | ented renability to                               | -                        |                   | escription     |                 |        |                | ,                |  |
|-------------|-------------------------------|---------------------------------------------------|--------------------------|-------------------|----------------|-----------------|--------|----------------|------------------|--|
|             |                               |                                                   |                          |                   |                | Re              | size   |                |                  |  |
| Test        | Method                        | Conditions                                        | Sample<br>size /<br>lots | No.<br>of<br>lots | Duration       | M95640          |        |                | M95160<br>(2)(3) |  |
|             |                               |                                                   |                          |                   |                | Lot1            | Lot2   | Lot3           | Lot1             |  |
|             | Preconditioning: r            | moisture sensitivity le                           | evel 1                   |                   |                |                 |        |                |                  |  |
| PC          | JESD22-A113<br>J-STD-020D     | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1                 | N/A            | 0/1280          | 0/1280 | 0/1280         | 0/1280           |  |
|             | Temperature hum               | nidity bias                                       |                          |                   |                |                 |        |                |                  |  |
| THB<br>(4)  | AEC-Q100-                     | 85 °C, 85% RH,                                    |                          |                   | 1008 hrs       | 0/80            | 0/80   | 0/80           | 0/80             |  |
|             | JESD22-A101 bias 5.6 V        | 80                                                | 1                        | 2008 hrs          | 0/80           | 0/80            | 0/80   | Results<br>W39 |                  |  |
| TC          | Temperature cycling           |                                                   |                          |                   |                |                 |        |                |                  |  |
| (4)         | AEC-Q100-<br>JESD22-A104      | –65 °C / +175 °C                                  | 80                       | 1                 | 1000<br>cycles | 0/80            | 0/80   | 0/80           | 0/80             |  |
| TMSK        | Thermal shocks                |                                                   |                          |                   |                |                 |        |                |                  |  |
| (4)         | JESD22-A106                   | –55 °C / +125 °C                                  | 80                       | 1                 | 200<br>shocks  | 0/80            | 0/80   | 0/80           | 0/80             |  |
| AC          | Autoclave (pressure pot)      |                                                   |                          |                   |                |                 |        |                |                  |  |
| (4)         | AEC-Q100-<br>JESD22-A102      | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1                 | 240 hrs        | 0/80            | 0/80   | 0/80           | 0/80             |  |
|             | High temperature storage life |                                                   |                          |                   |                |                 |        |                |                  |  |
| HTSL        | AEC-Q100-                     | Retention bake                                    |                          |                   | 1008 hrs       | 0/80            | 0/80   | 0/80           | 0/80             |  |
| (4)         | JESD22-A103                   | at 150 °C                                         | 80                       | 1                 | 2008 hrs       | 0/80            | 0/80   | 0/80           | Results<br>W39   |  |
|             | High temperature              | operating life                                    |                          |                   |                |                 |        |                |                  |  |
| HTOL<br>(4) | AEC-Q100-                     |                                                   |                          |                   | 1008 hrs       | 0/80            | 0/80   | 0/80           | 0/80             |  |
| (4)         | JESD22-A108                   | HTOL 150 °C, 6 V                                  | 80                       | 1                 | 2008 hrs       | 0/80            | 0/80   | 0/80           | Results<br>W41   |  |
| ELFR        | Early life failure ra         | ate                                               |                          |                   |                |                 |        |                |                  |  |
| (4)         | AEC-Q100-008                  | HTOL 150 °C, 6 V                                  | 800                      | 1                 | 48 hrs         | 0/800           | 0/800  | 0/800          | 0/800            |  |
| ESD         | Electrostatic discl           | harge (charge device                              | model)                   |                   |                |                 |        |                |                  |  |
| CDM         | AEC-Q100-011<br>JESD22-C101   | Field induced charging method                     | 18                       | 1                 | N/A            | Pass<br>>1500 V | -      | -              | Pass<br>>1500 V  |  |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.

<sup>4.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.



<sup>2.</sup> Qualification on 3 lots using the product driver M95640 - Qualification of M95160 benefits of the family approach (1 lot).

Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95160 are applicable to M95020.

Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 (MLP8) 2 x 3 mm / ST Calamba) (1)

|                   | , 01 04                   | amba) 💛                                        | Test sh       | ort de    | scription      |                       |              |            |                |
|-------------------|---------------------------|------------------------------------------------|---------------|-----------|----------------|-----------------------|--------------|------------|----------------|
|                   |                           |                                                |               |           | <u>-</u>       | Re                    | sults fail / | sample siz | ze             |
| Test              | Method                    | Conditions                                     | Sample size / | No.<br>of | Duration       | M24C64 <sup>(2)</sup> |              |            | M95020         |
|                   |                           |                                                | lots          | ots lots  |                | Lot1                  | Lot2         | Lot3       | Lot1           |
|                   | Preconditioning           | : moisture sensitivity level                   | 1             |           |                |                       |              |            |                |
| PC                | JESD22-A113<br>J-STD-020D | MSL1, peak temperature<br>at 260 °C, 3 IReflow | 1200          | 3         | N/A            | 0/1200                | 0/1200       | 0/1200     | -              |
|                   | Temperature hu            | ımidity bias                                   |               |           |                |                       |              |            |                |
| THB               | AEC 0100                  | 95 °C 95°⁄ D⊔                                  |               |           | 168 hrs        | 0/80                  | 0/80         | 0/80       | -              |
| (3)               | AEC-Q100-<br>JESD22-A101  | 85 °C, 85% RH,<br>bias 5.5 V                   | 80            | 3         | 504 hrs        | 0/80                  | 0/80         | 0/80       | -              |
|                   |                           |                                                |               |           | 1008 hrs       | 0/80                  | 0/80         | 0/80       | -              |
|                   | Temperature cy            | rcling                                         |               |           |                |                       |              |            |                |
| TC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A104  | −65 °C / +175 °C                               | 80            | 3         | 100<br>cycles  | 0/80                  | 0/80         | 0/80       | -              |
|                   |                           |                                                |               |           | 500<br>cycles  | 0/80                  | 0/80         | 0/80       | -              |
|                   |                           |                                                |               |           | 1000<br>cycles | 0/80                  | 0/80         | 0/80       | -              |
|                   |                           |                                                | 800           | 3         | 200<br>cycles  | 0/800                 | 0/800        | 0/800      | -              |
| TMSK              | Thermal shocks            | 6                                              |               |           |                |                       |              |            |                |
| (3)               | JESD22-A106               | –55 °C / +125 °C                               | 80            | 3         | 200<br>shocks  | 0/80                  | 0/80         | 0/80       | -              |
| (2)               | Autoclave (pres           | sure pot)                                      |               |           |                |                       |              |            |                |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102  | 121 °C, 100% RH at 2<br>ATM                    | 80            | 3         | 168 hrs        | 0/80                  | 0/80         | 0/80       | -              |
|                   | High temperatu            | re storage life                                |               |           |                |                       |              |            |                |
| HTSL              | AEO 0400                  |                                                |               |           | 168 hrs        | 0/80                  | 0/80         | 0/80       | -              |
| (3)               | AEC-Q100-<br>JESD22-A103  | Retention bake at 150 °C                       | 80            | 3         | 504 hrs        | 0/80                  | 0/80         | 0/80       | -              |
|                   |                           |                                                |               |           | 1008 hrs       | 0/80                  | 0/80         | 0/80       | -              |
| ESD               | Electrostatic dis         | scharge (charge device mo                      | del)          |           |                |                       |              |            |                |
| CDM               | AEC-Q100-<br>JESD22-C101  | Field induced charging method                  | 18            | 1         | N/A            | Pass<br>>1500 V       | -            | -          | Results<br>W45 |

<sup>1.</sup> See Table 9: List of terms for a definition of abbreviations.



<sup>2.</sup> Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24C64 are applicable to M95020.

<sup>3.</sup> THB-, TC-, TMSK-, AC- and HTSL- dedicated parts are first subject to preconditioning flow.

## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management for product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices

5//

10/13 Rev 1

QRMMY1316 Glossary

# 5 Glossary

Table 9. List of terms

| Terms   | Description                                        |
|---------|----------------------------------------------------|
| EDR     | NVM endurance, data retention and operational life |
| HTOL    | High temperature operating life                    |
| LTOL    | Low temperature operating life                     |
| НТВ     | High temperature bake                              |
| WEB     | Program/Erase endurance cycling + bake             |
| ESD HBM | Electrostatic discharge (human body model)         |
| ESD MM  | Electrostatic discharge (machine model)            |
| LU      | Latch-up                                           |
| PC      | Preconditioning (solder simulation)                |
| ТНВ     | Temperature humidity bias                          |
| TC      | Temperature cycling                                |
| TMSK    | Thermal shocks                                     |
| AC      | Autoclave (pressure pot)                           |
| HTSL    | High temperature storage life                      |
| ELFR    | Early life failure rate                            |
| ESD CDM | Electrostatic discharge (charge device model)      |

Revision history QRMMY1316

# 6 Revision history

Table 10. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 17-Sep-2013 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Rev 1 13/13



# QRMMY1315 Qualification report

New design / M95040-R M95040-W M95040-DF M95040-A125 M95040-A145 using the CMOSF8H technology in the Rousset 8" Fab

**Table 1. Product information** 

| General information                       |                                                                                                   |  |  |  |  |  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Commercial product                        | M95040-DFDW6TP M95040-DFMN6TP M95040-RMN6TP M95040-RDW6TP M95040-WDW6TP M95040-WMN6P M95040-WMN6P |  |  |  |  |  |
| Product description                       | 4 Kbit serial SPI bus EEPROMs with high-speed clock                                               |  |  |  |  |  |
| Product group                             | MMS                                                                                               |  |  |  |  |  |
| Product division                          | MMY - Memory                                                                                      |  |  |  |  |  |
| Silicon process technology                | CMOSF8H                                                                                           |  |  |  |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8", France                                                                      |  |  |  |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France ST Toa Payoh, Singapore Subcontractor Ardentec, Singapore                      |  |  |  |  |  |

Table 2. Package description

| Package description | Assembly plant location          | Final test plant location        |  |  |
|---------------------|----------------------------------|----------------------------------|--|--|
| SO8N                | ST Shenzhen, China               | ST Shenzhen, China               |  |  |
| 30011               | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |  |  |
| TSSOP8              | ST Shenzhen, China               | ST Shenzhen, China               |  |  |
| 1330F0              | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |  |  |
| UFDFPN8 (MLP8)      | ST Calamba, Philippines          | ST Calamba, Philippines          |  |  |
| 2 x 3 mm            | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |  |  |

Reliability / Qualification assessment: PASS

## 1 Reliability evaluation overview

## 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new design M95040-W, M95040-R, M95040-DF, M95040-A125 and M95040-A145 using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for M24M02/M95M02, M24M01/M95M01, M24512/M95512, M24256/M95256, M24128/M95128, M24C64/M95640, M24C32/M95320, M95160 and M95080 EEPROM general purpose products.

The CMOSF8H technology is also qualified for automotive grade using M95640-A125 and M95640-A145 as driver products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The voltage and temperature ranges covered by this document are:

- 2.5 to 5.5 V at –40 to 85 °C for M95040-W devices
- 1.8 to 5.5 V at –40 to 85 °C for M95040-R devices
- 1.7 to 5.5 V at –40 to 85 °C for M95040-DF devices
- 1.8 to 5.5 V at –40 to 125 °C for M95040-A125 devices (automotive grade 1)
- 2.5 to 5.5 V at -40 to 145 °C for M95040-A145 devices (automotive grade 0)

## 1.2 Conclusion

The new design M95040-W, M95040-R, M95040-DF using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab have passed all the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details.

The reliability test results apply also to M95040-A125 and M95040-A145 devices which are forecasted to be fully qualified at completion of 2000 hours stress (Week 47'2013).



QRMMY1315 Device characteristics

## 2 Device characteristics

The new design M95040-W, M95040-R, M95040-DF, M95040-A125 and M95040-A145 are electrically erasable programmable memory (EEPROM) devices based on advanced true EEPROM technology.

The M95040-W, M95040-R, M95040-DF, M95040-A125 and M95040-A145 are byte-alterable memories (512 × 8 bits) organized as 32 pages of 16 bytes in which the data integrity is significantly improved with an embedded Error Correction Code logic.

The devices are accessed by a simple serial SPI compatible interface.

The M95040 devices can operate with a supply range from 1.7 V up to 5.5 V, and are guaranteed over the -40 °C/+85 °C temperature range.

The M95040-DF offers an additional page, named the identification page (16 bytes). The identification page can be used to store sensitive application parameters which can be (later) permanently locked in Read-only mode.

The M95040-A125 and M95040-A145 are 4-Kbit serial EEPROM Automotive grade devices operating up to 125 °C and 145 °C respectively. They are compliant with the very high level of reliability defined by the Automotive standard AEC-Q100 grade 0.

Refer to the product datasheet for more details.



Rev 1 3/13

## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The CMOSF8H process technology and EEPROM new design core have been qualified for Automotive products on 3 lots using the driver product M95640 (refer to qualification report QREE0921).

The M95040 is designed with the same technology and similar architecture as the driver product M95640/M95160.

The product vehicle used for the die qualification is presented in *Table 3*.

Table 3. Product vehicles used for die qualification

| Product            | Silicon process technology | Wafer fabrication location | Package<br>description | Assembly plant location         |
|--------------------|----------------------------|----------------------------|------------------------|---------------------------------|
| M95040 /<br>M95160 | CMOSF8H                    | ST Rousset 8"              | CDIP8                  | Engineering assy <sup>(1)</sup> |

<sup>1.</sup> CDIP8 is a engineering ceramic package used only for die-oriented reliability trials.

The product vehicles used for package qualification are presented in Table 4.

Table 4. Product vehicles used for package qualification

| Product                  | Silicon process technology | Wafer fabrication location | Package description        | Assembly plant location       |  |  |  |  |
|--------------------------|----------------------------|----------------------------|----------------------------|-------------------------------|--|--|--|--|
| M95040 /                 | CMOSF8H                    | ST Rousset 8"              | SO8N                       | ST Shenzhen                   |  |  |  |  |
| M95160 <sup>(1)(2)</sup> | OWOOT OF                   | 31 Roussel 6               | TSSOP8                     | ST Shenzhen                   |  |  |  |  |
| M95640 <sup>(2)</sup>    | CMOSF8H                    | ST Rousset 8"              | SO8N                       | ST Shenzhen                   |  |  |  |  |
|                          | CIVIOSFOR                  | ST Roussel 6               | TSSOP8                     | ST Shenzhen                   |  |  |  |  |
|                          |                            |                            | SO8N                       | ST Shenzhen /<br>subcon Amkor |  |  |  |  |
| M24C64 <sup>(2)</sup>    | CMOSF8H                    | ST Rousset 8"              | TSSOP8                     | ST Shenzhen /<br>subcon Amkor |  |  |  |  |
|                          |                            |                            | UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba /<br>subcon Amkor  |  |  |  |  |

Qualification on 3 lots using the product driver M95640 - Qualification of M95160/M95040 benefits of the family approach (1 lot).



Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95640/M24C64/M95160 are applicable to M95040.

## 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in *Table 5* for die-oriented tests
- in Table 6 for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in Table 8 for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

|       |                  | Test sho                                            | rt descrip               | tion       |          |                            |                |                |
|-------|------------------|-----------------------------------------------------|--------------------------|------------|----------|----------------------------|----------------|----------------|
| Test  |                  |                                                     | Comple                   | No.        |          | Results fail / sample size |                |                |
| lest  | Method           | Conditions                                          | Sample<br>size /<br>lots | of<br>lots | Duration | M95040                     |                |                |
|       |                  |                                                     |                          |            |          | Lot 1                      | Lot 2          | Lot 3          |
|       | High temperatu   | re operating life after endurance                   |                          |            |          |                            |                |                |
|       |                  | 400K E/W cycles at 150 °C then:<br>HTOL 150 °C, 6 V | 80                       | 3          | 168 hrs  | 0/80                       | 0/80           | 0/80           |
| EDR - | AEC-Q100-<br>005 |                                                     |                          |            | 504 hrs  | 0/80                       | 0/80           | 0/80           |
|       |                  |                                                     |                          |            | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |
|       |                  |                                                     |                          |            | 2008 hrs | 0/80                       | 0/80           | Results<br>W47 |
|       | Data retention a |                                                     |                          |            |          |                            |                |                |
|       |                  | 400K E/W cycles at 150 °C then:<br>HTSL at 150 °C   | 80                       | 3          | 168 hrs  | 0/80                       | 0/80           | 0/80           |
|       |                  |                                                     |                          |            | 504 hrs  | 0/80                       | 0/80           | 0/80           |
|       | AEC-Q100-<br>005 |                                                     |                          |            | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |
|       |                  |                                                     |                          |            | 2008 hrs | 0/80                       | Results<br>W39 | Results<br>W47 |
|       | Low temperatur   | re operating life                                   |                          |            |          |                            |                |                |
|       |                  |                                                     |                          |            | 168 hrs  | 0/80                       | 0/80           | 0/80           |
|       |                  |                                                     |                          |            | 504 hrs  | 0/80                       | 0/80           | 0/80           |
| LTOL  | JESD22-<br>A108  | –40 °C, 6 V                                         | 80                       | 3          | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |
|       |                  |                                                     |                          |            | 2008 hrs | 0/80                       | Results<br>W39 | Results<br>W47 |



Rev 1 5/13

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup> (continued)

|            | Test short description                                        |                                                                         |                          |           |                                 |                            |                          |                          |  |  |
|------------|---------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------|-----------|---------------------------------|----------------------------|--------------------------|--------------------------|--|--|
| Tool       |                                                               |                                                                         | Sample<br>size /<br>lots | No.<br>of | Duration                        | Results fail / sample size |                          |                          |  |  |
| Test       | Method                                                        | Conditions                                                              |                          |           |                                 | M95040                     |                          |                          |  |  |
|            |                                                               |                                                                         | 1015                     | 1013      |                                 | Lot 1                      | Lot 2                    | Lot 3                    |  |  |
|            | High temperature storage life                                 |                                                                         |                          |           |                                 |                            |                          |                          |  |  |
|            |                                                               | Retention bake at 200 °C                                                | 80                       | 3         | 168 hrs                         | 0/80                       | 0/80                     | 0/80                     |  |  |
|            | AEC-Q100-                                                     |                                                                         |                          |           | 504 hrs                         | 0/80                       | 0/80                     | 0/80                     |  |  |
| HTSL       | 005<br>JESD22-A103                                            |                                                                         |                          |           | 1008 hrs                        | 0/80                       | Results<br>W39           | Results<br>W41           |  |  |
|            |                                                               |                                                                         |                          |           | 2008 hrs                        | 0/80                       | Results<br>W46           | Results<br>W47           |  |  |
|            | Program/erase endurance cycling + bake                        |                                                                         |                          |           |                                 |                            |                          |                          |  |  |
| WEB        | Internal spec.                                                | 5 Million E/W cycles at 25 °C then: Retention bake at 200 °C / 48 hours |                          | 3         | 5 Million<br>cycles /<br>48 hrs | 0/80 (2)                   | 0/80 (2)                 | 0/80 (2)                 |  |  |
|            | Electrostatic discharge (human body model)                    |                                                                         |                          |           |                                 |                            |                          |                          |  |  |
| ESD<br>HBM | AEC-Q100-<br>002<br>JESD22-A114                               | $C = 100 \text{ pF, R} = 1500 \Omega$                                   |                          | 3         | N/A                             | Pass<br>4000 V             | Pass<br>4000 V           | Pass<br>4000 V           |  |  |
|            | Electrostatic discharge (machine model)                       |                                                                         |                          |           |                                 |                            |                          |                          |  |  |
| ESD<br>MM  | AEC-Q100-<br>003                                              |                                                                         | 12                       | 3         | N/A                             | Pass<br>400 V              | Pass<br>400 V            | Pass<br>400 V            |  |  |
|            | Latch-up (currer                                              | nt injection and overvoltage stress)                                    |                          |           |                                 |                            |                          |                          |  |  |
| LU         | AEC-Q100-<br>004 At maximum operating<br>temperature (150 °C) |                                                                         | 6                        | 3         | N/A                             | Class II<br>-<br>Level A   | Class II<br>-<br>Level A | Class II<br>-<br>Level A |  |  |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.

<sup>2.</sup> First rejects after 10 million E/W cycles + bake.

Table 6. Package-oriented reliability test plan and result summary (SO8N / ST Shenzhen)<sup>(1)</sup>

|             | Test short description                        |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
|-------------|-----------------------------------------------|---------------------------------------------------|--------------------------|-------------------|----------------|----------------------------|--------|--------|------------------|--|--|--|
| Test        |                                               | Conditions                                        | Sample<br>size /<br>lots | No.<br>of<br>lots | Duration       | Results fail / sample size |        |        |                  |  |  |  |
|             | Method                                        |                                                   |                          |                   |                | M95640                     |        |        | M95160<br>(2)(3) |  |  |  |
|             |                                               |                                                   |                          |                   |                | Lot1                       | Lot2   | Lot3   | Lot1             |  |  |  |
|             | Preconditioning: moisture sensitivity level 1 |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| PC          | JESD22-A113<br>J-STD-020D                     | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1                 | N/A            | 0/1280                     | 0/1280 | 0/1280 | 0/1280           |  |  |  |
| T. 10       | Temperature hum                               | Temperature humidity bias                         |                          |                   |                |                            |        |        |                  |  |  |  |
| THB<br>(4)  | AEC-Q100-                                     | 85 °C, 85% RH,                                    | 80                       | 1                 | 1008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
|             | JESD22-A101                                   | bias 5.6 V                                        | 00                       | '                 | 2008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
| TC          | Temperature cycling                           |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| (4)         | AEC-Q100-<br>JESD22-A104                      | –65 °C / +175 °C                                  | 80                       | 1                 | 1000<br>cycles | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
| TMSK        | Thermal shocks                                |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| (4)         | JESD22-A106                                   | –55 °C / +125 °C                                  | 80                       | 1                 | 200<br>shocks  | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
| AC          | Autoclave (pressure pot)                      |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| (4)         | AEC-Q100-<br>JESD22-A102                      | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1                 | 240 hrs        | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
|             | High temperature storage life                 |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| HTSL<br>(4) | AEC-Q100-                                     | Retention bake                                    | 80                       | 1                 | 1008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
|             | JESD22-A103                                   | at 150 °C                                         | 80                       |                   | 2008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
|             | High temperature operating life               |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| HTOL        | AEC-Q100-                                     |                                                   |                          | 1                 | 1008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |  |
| (4)         | JESD22-A108                                   | HTOL 150 °C, 6 V                                  | 80                       |                   | 2008 hrs       | 0/80                       | 0/80   | 0/80   | Results<br>W41   |  |  |  |
| ELFR        | Early life failure rate                       |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| (4)         | AEC-Q100-008                                  | HTOL 150 °C, 6 V                                  | 800                      | 1                 | 48 hrs         | 0/800                      | 0/800  | 0/800  | 0/800            |  |  |  |
| ESD         | Electrostatic discharge (charge device model) |                                                   |                          |                   |                |                            |        |        |                  |  |  |  |
| CDM         | AEC-Q100-011<br>JESD22-C101                   | Field induced charging method                     | 18                       | 1                 | N/A            | Pass >1500 V               | -      | _      | Pass<br>>1500 V  |  |  |  |

<sup>1.</sup> See Table 9: List of terms for a definition of abbreviations.

<sup>4.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.



Rev 1 7/13

<sup>2.</sup> Qualification on 3 lots using the product driver M95640 - Qualification of M95160 benefits of the family approach (1 lot).

Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95160 are applicable to M95040.

Table 7. Package-oriented reliability test plan and result summary (TSSOP8 / ST Shenzhen)<sup>(1)</sup>

| Table       | Test short description          |                                                   |                          |                   |                |                            |        |        |                  |  |  |
|-------------|---------------------------------|---------------------------------------------------|--------------------------|-------------------|----------------|----------------------------|--------|--------|------------------|--|--|
|             |                                 | Conditions                                        | Sample<br>size /<br>lots | No.<br>of<br>lots | Duration       | Results fail / sample size |        |        |                  |  |  |
| Test        | Method                          |                                                   |                          |                   |                | M95640                     |        |        | M95160<br>(2)(3) |  |  |
|             |                                 |                                                   |                          |                   |                | Lot1                       | Lot2   | Lot3   | Lot1             |  |  |
|             | Preconditioning: r              | moisture sensitivity le                           | evel 1                   |                   |                |                            |        |        |                  |  |  |
| PC          | JESD22-A113<br>J-STD-020D       | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1                 | N/A            | 0/1280                     | 0/1280 | 0/1280 | 0/1280           |  |  |
|             | Temperature hum                 | nidity bias                                       |                          |                   |                |                            |        |        |                  |  |  |
| THB<br>(4)  | AEC-Q100-                       | 85 °C, 85% RH,                                    |                          |                   | 1008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |
| (4)         | JESD22-A101                     | bias 5.6 V                                        | 80                       | 1                 | 2008 hrs       | 0/80                       | 0/80   | 0/80   | Results<br>W39   |  |  |
| TC          | Temperature cycling             |                                                   |                          |                   |                |                            |        |        |                  |  |  |
| (4)         | AEC-Q100-<br>JESD22-A104        | –65 °C / +175 °C                                  | 80                       | 1                 | 1000<br>cycles | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |
| TMSK        | Thermal shocks                  |                                                   |                          |                   |                |                            |        |        |                  |  |  |
| (4)         | JESD22-A106                     | –55 °C / +125 °C                                  | 80                       | 1                 | 200<br>shocks  | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |
| AC          | Autoclave (pressure pot)        |                                                   |                          |                   |                |                            |        |        |                  |  |  |
| (4)         | AEC-Q100-<br>JESD22-A102        | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1                 | 240 hrs        | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |
|             | High temperature storage life   |                                                   |                          |                   |                |                            |        |        |                  |  |  |
| HTSL        | AFO 0400                        | Retention bake                                    |                          | 1                 | 1008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |
| (4)         | AEC-Q100-<br>JESD22-A103        | at 150 °C                                         | 80                       |                   | 2008 hrs       | 0/80                       | 0/80   | 0/80   | Results<br>W39   |  |  |
|             | High temperature operating life |                                                   |                          |                   |                |                            |        |        |                  |  |  |
| HTOL<br>(4) | AEC-Q100-                       | HTOL 150 °C, 6 V                                  | 80                       | 1                 | 1008 hrs       | 0/80                       | 0/80   | 0/80   | 0/80             |  |  |
| (4)         | JESD22-A108                     |                                                   |                          |                   | 2008 hrs       | 0/80                       | 0/80   | 0/80   | Results<br>W41   |  |  |
| ELFR<br>(4) | Early life failure rate         |                                                   |                          |                   |                |                            |        |        |                  |  |  |
|             | AEC-Q100-008                    | HTOL 150 °C, 6 V                                  | 800                      | 1                 | 48 hrs         | 0/800                      | 0/800  | 0/800  | 0/800            |  |  |
| ESD         | Electrostatic discl             | harge (charge device                              | model)                   |                   |                |                            |        |        |                  |  |  |
| ESD<br>CDM  | AEC-Q100-011<br>JESD22-C101     | Field induced charging method                     | 18                       | 1                 | N/A            | Pass<br>>1500 V            | -      | -      | Pass<br>>1500 V  |  |  |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.

<sup>4.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.



<sup>2.</sup> Qualification on 3 lots using the product driver M95640 - Qualification of M95160 benefits of the family approach (1 lot).

Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95160 are applicable to M95040.

Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 (MLP8) 2 x 3 mm  $^{(1)}$ 

|                   | Test short description        |                                                |               |           |                |                            |        |        |                |  |
|-------------------|-------------------------------|------------------------------------------------|---------------|-----------|----------------|----------------------------|--------|--------|----------------|--|
|                   |                               | Conditions                                     | Sample size / | No.<br>of | Duration       | Results fail / sample size |        |        |                |  |
| Test              | Method                        |                                                |               |           |                | M24C64 <sup>(2)</sup>      |        |        | M95040         |  |
|                   |                               |                                                | lots          | lots      |                | Lot1                       | Lot2   | Lot3   | Lot1           |  |
|                   | Preconditioning               | : moisture sensitivity level                   | 1             |           |                |                            |        |        |                |  |
| PC                | JESD22-A113<br>J-STD-020D     | MSL1, peak temperature<br>at 260 °C, 3 IReflow | 1200          | 3         | N/A            | 0/1200                     | 0/1200 | 0/1200 | -              |  |
|                   | Temperature hu                | ımidity bias                                   |               |           |                |                            |        |        |                |  |
| THB               | AEO 0400                      | 0E °C 0E°/ DU                                  |               |           | 168 hrs        | 0/80                       | 0/80   | 0/80   | -              |  |
| (3)               | AEC-Q100-<br>JESD22-A101      | 85 °C, 85% RH,<br>bias 5.5 V                   | 80            | 3         | 504 hrs        | 0/80                       | 0/80   | 0/80   | -              |  |
|                   |                               |                                                |               |           | 1008 hrs       | 0/80                       | 0/80   | 0/80   | -              |  |
|                   | Temperature cy                | rcling                                         |               |           |                |                            |        |        |                |  |
|                   | AEC-Q100-<br>JESD22-A104      | −65 °C / +175 °C                               | 80            | 3         | 100<br>cycles  | 0/80                       | 0/80   | 0/80   | -              |  |
| TC <sup>(3)</sup> |                               |                                                |               |           | 500<br>cycles  | 0/80                       | 0/80   | 0/80   | -              |  |
|                   |                               |                                                |               |           | 1000<br>cycles | 0/80                       | 0/80   | 0/80   | -              |  |
|                   |                               |                                                | 800           | 3         | 200<br>cycles  | 0/800                      | 0/800  | 0/800  | -              |  |
| TMSK              | Thermal shocks                |                                                |               |           |                |                            |        |        |                |  |
| (3)               | JESD22-A106                   | –55 °C / +125 °C                               | 80            | 3         | 200<br>shocks  | 0/80                       | 0/80   | 0/80   | -              |  |
| (2)               | Autoclave (pressure pot)      |                                                |               |           |                |                            |        |        |                |  |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102      | 121 °C, 100% RH at 2<br>ATM                    | 80            | 3         | 168 hrs        | 0/80                       | 0/80   | 0/80   | -              |  |
|                   | High temperature storage life |                                                |               |           |                |                            |        |        |                |  |
| HTSL              | AEC-Q100-<br>JESD22-A103      | Retention bake at 150 °C                       | 80            |           | 168 hrs        | 0/80                       | 0/80   | 0/80   | -              |  |
| (3)               |                               |                                                |               | 3         | 504 hrs        | 0/80                       | 0/80   | 0/80   | -              |  |
|                   | 1008 hrs 0/80 0/80 0/80       |                                                |               |           |                |                            |        |        | -              |  |
| ESD               | Electrostatic dis             | scharge (charge device mo                      | del)          | 1         |                |                            |        |        |                |  |
| CDM               | AEC-Q100-<br>JESD22-C101      | Field induced charging method                  | 18            | 1         | N/A            | Pass<br>>1500 V            | -      | -      | Results<br>W45 |  |

<sup>1.</sup> See Table 9: List of terms for a definition of abbreviations.



<sup>2.</sup> Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24C64 are applicable to M95040.

<sup>3.</sup> THB-, TC-, TMSK-, AC- and HTSL- dedicated parts are first subject to preconditioning flow.

## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management for product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices

5//

10/13 Rev 1

QRMMY1315 Glossary

# 5 Glossary

Table 9. List of terms

| Terms   | Description                                        |  |  |  |
|---------|----------------------------------------------------|--|--|--|
| EDR     | NVM endurance, data retention and operational life |  |  |  |
| HTOL    | High temperature operating life                    |  |  |  |
| LTOL    | Low temperature operating life                     |  |  |  |
| НТВ     | High temperature bake                              |  |  |  |
| WEB     | Program/Erase endurance cycling + bake             |  |  |  |
| ESD HBM | Electrostatic discharge (human body model)         |  |  |  |
| ESD MM  | Electrostatic discharge (machine model)            |  |  |  |
| LU      | Latch-up                                           |  |  |  |
| PC      | Preconditioning (solder simulation)                |  |  |  |
| ТНВ     | Temperature humidity bias                          |  |  |  |
| TC      | Temperature cycling                                |  |  |  |
| TMSK    | Thermal shocks                                     |  |  |  |
| AC      | Autoclave (pressure pot)                           |  |  |  |
| HTSL    | High temperature storage life                      |  |  |  |
| ELFR    | Early life failure rate                            |  |  |  |
| ESD CDM | Electrostatic discharge (charge device model)      |  |  |  |

Revision history QRMMY1315

# 6 Revision history

Table 10. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 19-Sep-2013 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Rev 1 13/13



# QRMMY1314 Qualification report

New design / M95080-R M95080-W M95080-DF M95080-A125 M95080-A145 using the CMOSF8H technology in the Rousset 8" Fab

**Table 1. Product information** 

| General information                       |                                                                                                    |  |  |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Commercial product                        | M95080-DFDW6TP M95080-DFMN6TP M95080-RMN6TP M95080-RDW6TP M95080-WDW6TP M95080-WMN6P M95080-WMN6TP |  |  |  |  |
| Product description                       | 8 Kbit serial SPI bus EEPROMs with high-speed clock                                                |  |  |  |  |
| Product group                             | MMS                                                                                                |  |  |  |  |
| Product division                          | MMY - Memory                                                                                       |  |  |  |  |
| Silicon process technology                | CMOSF8H                                                                                            |  |  |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8", France                                                                       |  |  |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France ST Toa Payoh, Singapore Subcontractor Ardentec, Singapore                       |  |  |  |  |

Table 2. Package description

| Package description | Assembly plant location          | Final test plant location        |  |
|---------------------|----------------------------------|----------------------------------|--|
| SO8N                | ST Shenzhen, China               | ST Shenzhen, China               |  |
| SOON                | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |  |
| TSSOP8              | ST Shenzhen, China               | ST Shenzhen, China               |  |
| 1330F0              | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |  |
| UFDFPN8 (MLP8)      | ST Calamba, Philippines          | ST Calamba, Philippines          |  |
| 2 x 3 mm            | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |  |

Reliability / Qualification assessment: PASS

## 1 Reliability evaluation overview

#### 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new design M95080-W, M95080-R, M95080-DF, M95080-A125 and M95080-A145 using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for M24M02/M95M02, M24M01/M95M01, M24512/M95512, M24256/M95256, M24128/M95128, M24C64/M95640, M24C32/M95320 and M95160 EEPROM general purpose products.

The CMOSF8H technology is also qualified for automotive grade using M95640-A125 and M95640-A145 as driver products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The voltage and temperature ranges covered by this document are:

- 2.5 to 5.5 V at –40 to 85 °C for M95080-W devices
- 1.8 to 5.5 V at –40 to 85 °C for M95080-R devices
- 1.7 to 5.5 V at –40 to 85 °C for M95080-DF devices
- 1.8 to 5.5 V at –40 to 125 °C for M95080-A125 devices (automotive grade 1)
- 2.5 to 5.5 V at -40 to 145 °C for M95080-A145 devices (automotive grade 0)

#### 1.2 Conclusion

The new design M95080-W, M95080-R, M95080-DF using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab have passed all the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details.

The reliability test results apply also to M95080-A125 and M95080-A145 devices which are forecasted to be fully qualified at completion of 2000 hours stress (Week 47'2013).



QRMMY1314 Device characteristics

#### 2 Device characteristics

The new design M95080-W, M95080-R, M95080-DF, M95080-A125 and M95080-A145 are electrically erasable programmable memory (EEPROM) devices based on advanced true EEPROM technology.

The M95080-W, M95080-R, M95080-DF, M95080-A125 and M95080-A145 are bytealterable memories (1024 × 8 bits) organized as 32 pages of 32 bytes in which the data integrity is significantly improved with an embedded Error Correction Code logic.

The devices are accessed by a simple serial SPI compatible interface.

The M95080 devices can operate with a supply range from 1.7 V up to 5.5 V, and are guaranteed over the -40 °C/+85 °C temperature range.

The M95080-DF offers an additional page, named the identification page (32 bytes). The identification page can be used to store sensitive application parameters which can be (later) permanently locked in Read-only mode.

The M95080-A125 and M95080-A145 are 8-Kbit serial EEPROM Automotive grade devices operating up to 125 °C and 145 °C respectively. They are compliant with the very high level of reliability defined by the Automotive standard AEC-Q100 grade 0.

Refer to the product datasheet for more details.



Rev 1 3/13

## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The CMOSF8H process technology and EEPROM new design core have been qualified for Automotive products on 3 lots using the driver product M95640 (refer to qualification report QREE0921).

The M95080 is designed with the same technology and similar architecture as the driver product M95640/M95160.

The product vehicle used for the die qualification is presented in *Table 3*.

Table 3. Product vehicles used for die qualification

| Product            | Silicon process technology | Wafer fabrication location | Package<br>description | Assembly plant location |
|--------------------|----------------------------|----------------------------|------------------------|-------------------------|
| M95080 /<br>M95160 | CMOSF8H                    | ST Rousset 8"              | CDIP8                  | Engineering assy (1)    |

<sup>1.</sup> CDIP8 is a engineering ceramic package used only for die-oriented reliability trials.

The product vehicles used for package qualification are presented in Table 4.

Table 4. Product vehicles used for package qualification

| Product                  | Silicon process technology                  | Wafer fabrication location | Package description        | Assembly plant location       |  |  |  |
|--------------------------|---------------------------------------------|----------------------------|----------------------------|-------------------------------|--|--|--|
| M95080 /                 | CMOSF8H                                     | ST Rousset 8"              | SO8N                       | ST Shenzhen                   |  |  |  |
| M95160 <sup>(1)(2)</sup> | CIVIOSFOIT                                  | 31 Roussel 6               | TSSOP8                     | ST Shenzhen                   |  |  |  |
| M95640 <sup>(2)</sup>    | CMOSF8H                                     | ST Rousset 8"              | SO8N                       | ST Shenzhen                   |  |  |  |
| W193040 V                | CIVIOSFOR                                   | ST Roussel 6               | TSSOP8                     | ST Shenzhen                   |  |  |  |
|                          |                                             |                            | SO8N                       | ST Shenzhen /<br>subcon Amkor |  |  |  |
| M24C64 <sup>(2)</sup>    | M24C64 <sup>(2)</sup> CMOSF8H ST Rousset 8" |                            | TSSOP8                     | ST Shenzhen /<br>subcon Amkor |  |  |  |
|                          |                                             |                            | UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba /<br>subcon Amkor  |  |  |  |

Qualification on 3 lots using the product driver M95640 - Qualification of M95160/M95080 benefits of the family approach (1 lot).



Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95640/M24C64/M95160 are applicable to M95080.

### 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in *Table 5* for die-oriented tests
- in Table 6 for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in Table 8 for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

|      |                                                                      | Test sho                                          | rt descrip               | tion      |          |                            |                |                |
|------|----------------------------------------------------------------------|---------------------------------------------------|--------------------------|-----------|----------|----------------------------|----------------|----------------|
| Test |                                                                      |                                                   | Comple                   | No        |          | Results fail / sample size |                |                |
| lest | Method                                                               | Conditions                                        | Sample<br>size /<br>lots | No.<br>of | Duration |                            | M95080         |                |
|      |                                                                      |                                                   | 1018                     | lots      |          | Lot 1                      | Lot 2          | Lot 3          |
|      | High temperatu                                                       | re operating life after endurance                 |                          |           |          |                            |                |                |
|      |                                                                      |                                                   |                          |           | 168 hrs  | 0/80                       | 0/80           | 0/80           |
|      |                                                                      |                                                   |                          |           | 504 hrs  | 0/80                       | 0/80           | 0/80           |
|      | AEC-Q100-<br>005 400K E/W cycles at 150 °C then:<br>HTOL 150 °C, 6 V | 80                                                | 3                        | 1008 hrs  | 0/80     | 0/80                       | Results<br>W41 |                |
| EDR  |                                                                      |                                                   |                          | 2008 hrs  | 0/80     | 0/80                       | Results<br>W47 |                |
| EDK  | Data retention a                                                     | after endurance                                   |                          |           |          |                            |                |                |
|      |                                                                      | 400K E/W cycles at 150 °C then:<br>HTSL at 150 °C | nen: 80                  | 80 3      | 168 hrs  | 0/80                       | 0/80           | 0/80           |
|      |                                                                      |                                                   |                          |           | 504 hrs  | 0/80                       | 0/80           | 0/80           |
|      | AEC-Q100-<br>005                                                     |                                                   |                          |           | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |
|      |                                                                      |                                                   |                          |           | 2008 hrs | 0/80                       | Results<br>W39 | Results<br>W47 |
|      | Low temperatur                                                       | re operating life                                 |                          |           |          |                            |                |                |
|      |                                                                      |                                                   |                          |           | 168 hrs  | 0/80                       | 0/80           | 0/80           |
|      |                                                                      |                                                   |                          |           | 504 hrs  | 0/80                       | 0/80           | 0/80           |
| LTOL | JESD22-<br>A108                                                      | –40 °C, 6 V                                       | 80                       | 3         | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |
|      |                                                                      |                                                   |                          |           | 2008 hrs | 0/80                       | Results<br>W39 | Results<br>W47 |



Rev 1 5/13

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup> (continued)

|            |                                 |                                                                               | rt descrip |            |                                 |                            |                          |                          |
|------------|---------------------------------|-------------------------------------------------------------------------------|------------|------------|---------------------------------|----------------------------|--------------------------|--------------------------|
| Tool       |                                 |                                                                               | Sample     | No.        |                                 | Results fail / sample size |                          |                          |
| Test       | Method                          | Conditions                                                                    | size /     | of<br>lots | Duration                        |                            | M95080                   |                          |
|            |                                 |                                                                               | 1015       | 1013       |                                 | Lot 1                      | Lot 2                    | Lot 3                    |
|            | High temperatur                 | re storage life                                                               |            |            |                                 |                            |                          |                          |
|            |                                 |                                                                               |            |            | 168 hrs                         | 0/80                       | 0/80                     | 0/80                     |
|            | AEC-Q100-                       |                                                                               |            |            | 504 hrs                         | 0/80                       | 0/80                     | 0/80                     |
| HTSL       | 005<br>JESD22-A103              | Retention bake at 200 °C                                                      | 80         | 3          | 1008 hrs                        | 0/80                       | Results<br>W39           | Results<br>W41           |
|            |                                 |                                                                               |            |            | 2008 hrs                        | 0/80                       | Results<br>W46           | Results<br>W47           |
|            | Program/erase                   | endurance cycling + bake                                                      |            |            |                                 |                            |                          |                          |
| WEB        | Internal spec.                  | 5 Million E/W cycles at 25 °C then:<br>Retention bake at 200 °C /<br>48 hours | 80         | 3          | 5 Million<br>cycles /<br>48 hrs | 0/80 (2)                   | 0/80 (2)                 | 0/80 (2)                 |
|            | Electrostatic dis               | charge (human body model)                                                     |            |            |                                 |                            |                          |                          |
| ESD<br>HBM | AEC-Q100-<br>002<br>JESD22-A114 | C = 100 pF, R= 1500 Ω                                                         | 27         | 3          | N/A                             | Pass<br>4000 V             | Pass<br>4000 V           | Pass<br>4000 V           |
|            | Electrostatic dis               | charge (machine model)                                                        |            | •          |                                 |                            |                          |                          |
| ESD<br>MM  | AEC-Q100-<br>003<br>JESD22-A115 | 003 $C = 200 \text{ pF, } R = 0 \Omega$                                       |            | 3          | N/A                             | Pass<br>400 V              | Pass<br>400 V            | Pass<br>400 V            |
|            | Latch-up (currer                | nt injection and overvoltage stress)                                          | •          |            |                                 |                            |                          |                          |
| LU         | AEC-Q100-<br>004<br>JESD78B     | At maximum operating temperature (150 °C)                                     | 6          | 3          | N/A                             | Class II<br>-<br>Level A   | Class II<br>-<br>Level A | Class II<br>-<br>Level A |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.

<sup>2.</sup> First rejects after 10 million E/W cycles + bake.

Table 6. Package-oriented reliability test plan and result summary (SO8N / ST Shenzhen)<sup>(1)</sup>

|              |                             | •                                                 | Test sh                  | ort de | escription     |              |        |        | •                |
|--------------|-----------------------------|---------------------------------------------------|--------------------------|--------|----------------|--------------|--------|--------|------------------|
|              |                             |                                                   |                          |        |                | Re           | size   |        |                  |
| Test         | Method                      | Conditions                                        | Sample<br>size /<br>lots | e/ of  | Duration       | M95640       |        |        | M95160<br>(2)(3) |
|              |                             |                                                   |                          |        |                | Lot1         | Lot2   | Lot3   | Lot1             |
|              | Preconditioning: r          | moisture sensitivity le                           | vel 1                    |        |                |              |        |        |                  |
| PC           | JESD22-A113<br>J-STD-020D   | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1      | N/A            | 0/1280       | 0/1280 | 0/1280 | 0/1280           |
| <b>T. 15</b> | Temperature hum             | nidity bias                                       |                          |        |                |              |        |        |                  |
| THB<br>(4)   | AEC-Q100-                   | 85 °C, 85% RH,                                    | 80                       | 1      | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
|              | JESD22-A101                 | bias 5.6 V                                        | 00                       | '      | 2008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
| TC           | Temperature cycl            | ing                                               |                          |        |                |              |        |        |                  |
| (4)          | AEC-Q100-<br>JESD22-A104    | –65 °C / +175 °C                                  | 80                       | 1      | 1000<br>cycles | 0/80         | 0/80   | 0/80   | 0/80             |
| TMSK         | Thermal shocks              |                                                   |                          |        |                |              |        |        |                  |
| (4)          | JESD22-A106                 | –55 °C / +125 °C                                  | 80                       | 1      | 200<br>shocks  | 0/80         | 0/80   | 0/80   | 0/80             |
| AC           | Autoclave (pressu           | ure pot)                                          |                          |        |                |              |        |        |                  |
| (4)          | AEC-Q100-<br>JESD22-A102    | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1      | 240 hrs        | 0/80         | 0/80   | 0/80   | 0/80             |
|              | High temperature            | storage life                                      |                          |        |                | •            | •      | l      | 1                |
| HTSL<br>(4)  | AEC-Q100-                   | Retention bake                                    | 80                       | 1      | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
|              | JESD22-A103                 | at 150 °C                                         | 80                       | '      | 2008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
|              | High temperature            | operating life                                    |                          |        |                |              |        |        |                  |
| HTOL         | AEC-Q100-                   |                                                   |                          |        | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80             |
| (+)          | JESD22-A108                 | HTOL 150 °C, 6 V                                  | 80                       | 1      | 2008 hrs       | 0/80         | 0/80   | 0/80   | Results<br>W41   |
| ELFR         | Early life failure ra       | ate                                               |                          |        |                |              |        |        |                  |
| (4)          | AEC-Q100-008                | HTOL 150 °C, 6 V                                  | 800                      | 1      | 48 hrs         | 0/800        | 0/800  | 0/800  | 0/800            |
| ESD          | Electrostatic discl         | harge (charge device                              | model)                   |        |                |              |        |        |                  |
| CDM          | AEC-Q100-011<br>JESD22-C101 | Field induced charging method                     | 18                       | 1      | N/A            | Pass >1500 V | -      | -      | Pass<br>>1500 V  |

<sup>1.</sup> See Table 9: List of terms for a definition of abbreviations.

<sup>4.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.



Rev 1 7/13

<sup>2.</sup> Qualification on 3 lots using the product driver M95640 - Qualification of M95160 benefits of the family approach (1 lot).

Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95160 are applicable to M95080.

Table 7. Package-oriented reliability test plan and result summary (TSSOP8 / ST Shenzhen)<sup>(1)</sup>

|             |                             | ented renability to                               | -                        |                   | escription     |                 |        |        | ,                |
|-------------|-----------------------------|---------------------------------------------------|--------------------------|-------------------|----------------|-----------------|--------|--------|------------------|
|             |                             |                                                   |                          |                   |                | Re              | size   |        |                  |
| Test        | Method                      | Conditions                                        | Sample<br>size /<br>lots | No.<br>of<br>lots | Duration       | M95640          |        |        | M95160<br>(2)(3) |
|             |                             |                                                   |                          |                   |                | Lot1            | Lot2   | Lot3   | Lot1             |
|             | Preconditioning: r          | moisture sensitivity le                           | evel 1                   |                   |                |                 |        |        |                  |
| PC          | JESD22-A113<br>J-STD-020D   | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1                 | N/A            | 0/1280          | 0/1280 | 0/1280 | 0/1280           |
|             | Temperature hum             | nidity bias                                       |                          |                   |                |                 |        |        |                  |
| THB<br>(4)  | AEC-Q100-                   | 85 °C, 85% RH,                                    |                          |                   | 1008 hrs       | 0/80            | 0/80   | 0/80   | 0/80             |
| (4)         | JESD22-A101                 | bias 5.6 V                                        | 80                       | 1                 | 2008 hrs       | 0/80            | 0/80   | 0/80   | Results<br>W39   |
| TC          | Temperature cycl            | ing                                               | _                        | -                 |                | _               | _      |        | _                |
| (4)         | AEC-Q100-<br>JESD22-A104    | –65 °C / +175 °C                                  | 80                       | 1                 | 1000<br>cycles | 0/80            | 0/80   | 0/80   | 0/80             |
| TMSK        | Thermal shocks              |                                                   |                          |                   |                |                 |        |        |                  |
| (4)         | JESD22-A106                 | –55 °C / +125 °C                                  | 80                       | 1                 | 200<br>shocks  | 0/80            | 0/80   | 0/80   | 0/80             |
| AC          | Autoclave (pressu           | ure pot)                                          |                          |                   |                |                 |        |        |                  |
| (4)         | AEC-Q100-<br>JESD22-A102    | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1                 | 240 hrs        | 0/80            | 0/80   | 0/80   | 0/80             |
|             | High temperature            | storage life                                      |                          | ,                 |                |                 |        |        |                  |
| HTSL        | AEC-Q100-                   | Retention bake                                    |                          |                   | 1008 hrs       | 0/80            | 0/80   | 0/80   | 0/80             |
| (4)         | JESD22-A103                 | at 150 °C                                         | 80                       | 1                 | 2008 hrs       | 0/80            | 0/80   | 0/80   | Results<br>W39   |
|             | High temperature            | operating life                                    |                          |                   |                |                 |        |        |                  |
| HTOL<br>(4) | AEC-Q100-                   |                                                   |                          |                   | 1008 hrs       | 0/80            | 0/80   | 0/80   | 0/80             |
| (4)         | JESD22-A108                 | HTOL 150 °C, 6 V                                  | 80                       | 1                 | 2008 hrs       | 0/80            | 0/80   | 0/80   | Results<br>W41   |
| ELFR        | Early life failure ra       | ate                                               |                          |                   |                |                 |        |        |                  |
| (4)         | AEC-Q100-008                | HTOL 150 °C, 6 V                                  | 800                      | 1                 | 48 hrs         | 0/800           | 0/800  | 0/800  | 0/800            |
| ESD         | Electrostatic discl         | harge (charge device                              | model)                   |                   |                |                 |        |        |                  |
| CDM         | AEC-Q100-011<br>JESD22-C101 | Field induced charging method                     | 18                       | 1                 | N/A            | Pass<br>>1500 V | -      | -      | Pass<br>>1500 V  |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.

<sup>4.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.



<sup>2.</sup> Qualification on 3 lots using the product driver M95640 - Qualification of M95160 benefits of the family approach (1 lot).

Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95160 are applicable to M95080.

Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 (MLP8) 2 x 3 mm / ST Calamba) <sup>(1)</sup>

|                   | / 31 Care                 | •                                              | Test sh       | ort de    | scription     |              |                      |        |                |      |
|-------------------|---------------------------|------------------------------------------------|---------------|-----------|---------------|--------------|----------------------|--------|----------------|------|
|                   |                           |                                                | Commis        | Na        |               | Re           | ze                   |        |                |      |
| Test              | Method                    | Conditions                                     | Sample size / | No.<br>of | Duration      |              | M24C64 <sup>(2</sup> | )      | M95080         |      |
|                   |                           |                                                | lots          | lots      |               | Lot1         | Lot2                 | Lot3   | Lot1           |      |
|                   | Preconditioning           | : moisture sensitivity level                   | 1             |           |               |              |                      |        |                |      |
| PC                | JESD22-A113<br>J-STD-020D | MSL1, peak temperature<br>at 260 °C, 3 IReflow | 1200          | 3         | N/A           | 0/1200       | 0/1200               | 0/1200 | -              |      |
|                   | Temperature hu            | ımidity bias                                   |               |           |               |              |                      |        |                |      |
| THB               | AEO 0400                  | 0E °C 0E0/ DU                                  |               |           | 168 hrs       | 0/80         | 0/80                 | 0/80   | -              |      |
| (3)               | AEC-Q100-<br>JESD22-A101  | 85 °C, 85% RH,<br>bias 5.5 V                   | 80            | 3         | 504 hrs       | 0/80         | 0/80                 | 0/80   | -              |      |
|                   |                           |                                                |               |           | 1008 hrs      | 0/80         | 0/80                 | 0/80   | -              |      |
|                   | Temperature cy            | cling                                          |               |           |               |              |                      |        | _              |      |
|                   | AEC-Q100-                 | –65 °C / +175 °C                               | 80            |           | 100<br>cycles | 0/80         | 0/80                 | 0/80   | -              |      |
| TC <sup>(3)</sup> |                           |                                                |               | 3         | 500<br>cycles | 0/80         | 0/80                 | 0/80   | 1              |      |
|                   | JESD22-A104               | -03 07+173 0                                   |               |           |               |              | 1000<br>cycles       | 0/80   | 0/80           | 0/80 |
|                   |                           |                                                | 800           | 3         | 200<br>cycles | 0/800        | 0/800                | 0/800  | -              |      |
| TMSK              | Thermal shocks            | 3                                              |               |           |               |              |                      |        |                |      |
| (3)               | JESD22-A106               | –55 °C / +125 °C                               | 80            | 3         | 200<br>shocks | 0/80         | 0/80                 | 0/80   | -              |      |
| (0)               | Autoclave (pres           | sure pot)                                      |               |           |               |              |                      |        |                |      |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102  | 121 °C, 100% RH at 2<br>ATM                    | 80            | 3         | 168 hrs       | 0/80         | 0/80                 | 0/80   | -              |      |
|                   | High temperatu            | re storage life                                |               |           |               |              |                      |        |                |      |
| HTSL              | AFC 0100                  |                                                |               |           | 168 hrs       | 0/80         | 0/80                 | 0/80   | -              |      |
| (3)               | AEC-Q100-<br>JESD22-A103  | Retention bake at 150 °C                       | 80            | 3         | 504 hrs       | 0/80         | 0/80                 | 0/80   | -              |      |
|                   |                           |                                                |               |           | 1008 hrs      | 0/80         | 0/80                 | 0/80   | -              |      |
| ESD               | Electrostatic dis         | scharge (charge device mo                      | del)          |           |               |              |                      |        |                |      |
| CDM               | AEC-Q100-<br>JESD22-C101  | Field induced charging method                  | 18            | 1         | N/A           | Pass >1500 V | -                    | -      | Results<br>W45 |      |

<sup>1.</sup> See Table 9: List of terms for a definition of abbreviations.



Rev 1 9/13

Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24C64 are applicable to M95080.

<sup>3.</sup> THB-, TC-, TMSK-, AC- and HTSL- dedicated parts are first subject to preconditioning flow.

## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management for product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices

5//

10/13 Rev 1

QRMMY1314 Glossary

# 5 Glossary

Table 9. List of terms

| Terms   | Description                                        |
|---------|----------------------------------------------------|
| EDR     | NVM endurance, data retention and operational life |
| HTOL    | High temperature operating life                    |
| LTOL    | Low temperature operating life                     |
| нтв     | High temperature bake                              |
| WEB     | Program/Erase endurance cycling + bake             |
| ESD HBM | Electrostatic discharge (human body model)         |
| ESD MM  | Electrostatic discharge (machine model)            |
| LU      | Latch-up                                           |
| PC      | Preconditioning (solder simulation)                |
| ТНВ     | Temperature humidity bias                          |
| TC      | Temperature cycling                                |
| TMSK    | Thermal shocks                                     |
| AC      | Autoclave (pressure pot)                           |
| HTSL    | High temperature storage life                      |
| ELFR    | Early life failure rate                            |
| ESD CDM | Electrostatic discharge (charge device model)      |

Revision history QRMMY1314

# 6 Revision history

Table 10. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 17-Sep-2013 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Rev 1 13/13



# QRMMY1205 Qualification report

New design / M95160-R M95160-W M95160-DF M95160-A125 M95160-A145 using the CMOSF8H technology in the Rousset 8" Fab

**Table 1. Product information** 

| General information                       |                                                                                                    |  |  |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Commercial product                        | M95160-DFDW6TP M95160-DFMN6TP M95160-RMN6TP M95160-RDW6TP M95160-WDW6TP M95160-WMN6P M95160-WMN6TP |  |  |  |  |
| Product description                       | 16 Kbit serial SPI bus EEPROMs with high-speed clock                                               |  |  |  |  |
| Product group                             | MMS                                                                                                |  |  |  |  |
| Product division                          | MMY - Memory                                                                                       |  |  |  |  |
| Silicon process technology                | CMOSF8H                                                                                            |  |  |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8", France                                                                       |  |  |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France<br>ST Toa Payoh, Singapore<br>Subcontractor Ardentec, Singapore                 |  |  |  |  |

Table 2. Package description

| Package description | Assembly plant location          | Final test plant location        |
|---------------------|----------------------------------|----------------------------------|
| SON                 | ST Shenzhen, China               | ST Shenzhen, China               |
| SO8N                | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |
| TSSOP8              | ST Shenzhen, China               | ST Shenzhen, China               |
| 1330F0              | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |
| UFDFPN8 (MLP8)      | ST Calamba, Philippines          | ST Calamba, Philippines          |
| 2 x 3 mm            | Subcontractor Amkor, Philippines | Subcontractor Amkor, Philippines |

Reliability / Qualification assessment: PASS

## 1 Reliability evaluation overview

#### 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new design M95160-W, M95160-R, M95160-DF, M95160-A125 and M95160-A145 using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for M24M02/M95M02, M24M01/M95M01, M24512/M95512, M24256/M95256, M24128/M95128, M24C64/M95640 and M24C32/M95320 EEPROM general purpose products.

The CMOSF8H technology is also qualified for automotive grade using M95640-A125 and M95640-A145 as driver products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The voltage and temperature ranges covered by this document are:

- 2.5 to 5.5 V at –40 to 85 °C for M95160-W devices
- 1.8 to 5.5 V at –40 to 85 °C for M95160-R devices
- 1.7 to 5.5 V at –40 to 85 °C for M95160-DF devices
- 1.8 to 5.5 V at –40 to 125 °C for M95160-A125 devices (automotive grade 1)
- 2.5 to 5.5 V at –40 to 145 °C for M95160-A145 devices (automotive grade 0)

#### 1.2 Conclusion

The new design M95160-W, M95160-R, M95160-DF using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab have passed all the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details.

The reliability test results apply also to M95160-A125 and M95160-A145 devices which are forecasted to be fully qualified at completion of 2000 hours stress (Week 47'2013).



QRMMY1205 Device characteristics

#### 2 Device characteristics

The new design M95160-W, M95160-R, M95160-DF, M95160-A125 and M95160-A145 are electrically erasable programmable memory (EEPROM) devices based on advanced true EEPROM technology.

The M95160-W, M95160-R, M95160-DF, M95160-A125 and M95160-A145 are bytealterable memories (2048 × 8 bits) organized as 64 pages of 32 bytes in which the data integrity is significantly improved with an embedded Error Correction Code logic.

The devices are accessed by a simple serial SPI compatible interface.

The M95160 devices can operate with a supply range from 1.7 V up to 5.5 V, and are guaranteed over the -40 °C/+85 °C temperature range.

The M95160-DF offers an additional page, named the identification page (32 bytes). The identification page can be used to store sensitive application parameters which can be (later) permanently locked in Read-only mode.

The M95160-A125 and M95160-A145 are 16-Kbit serial EEPROM Automotive grade devices operating up to 125 °C and 145 °C respectively. They are compliant with the very high level of reliability defined by the Automotive standard AEC-Q100 grade 0.

Refer to the product datasheet for more details.



Rev 1 3/13

## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The CMOSF8H process technology and EEPROM new design core have been qualified for Automotive products on 3 lots using the driver product M95640 (refer to qualification report QREE0921).

The M95160, driver product for SPI low densities EEPROM, is designed with the same technology and similar architecture as the driver product M95640.

The product vehicle used for the die qualification is presented in *Table 3*.

Table 3. Product vehicles used for die qualification

| Product | Silicon process technology | ·             |       | Assembly plant location |  |
|---------|----------------------------|---------------|-------|-------------------------|--|
| M95160  | CMOSF8H                    | ST Rousset 8" | CDIP8 | Engineering assy (1)    |  |

<sup>1.</sup> CDIP8 is a engineering ceramic package used only for die-oriented reliability trials.

The product vehicles used for package qualification are presented in Table 4.

Table 4. Product vehicles used for package qualification

| Product               | Silicon process technology | Wafer fabrication location | Package description        | Assembly plant location       |
|-----------------------|----------------------------|----------------------------|----------------------------|-------------------------------|
| M95160 <sup>(1)</sup> | CMOSF8H                    | ST Rousset 8"              | SO8N                       | ST Shenzhen                   |
| W195100 V             | CIVIOSFOIT                 | 31 Roussel 6               | TSSOP8                     | ST Shenzhen                   |
| M95640 (2)            |                            | SO8N                       | ST Shenzhen                |                               |
| W195040 V             | CIVIOSFOR                  | ST Roussel 6               | TSSOP8                     | ST Shenzhen                   |
|                       |                            |                            | SO8N                       | ST Shenzhen /<br>subcon Amkor |
| M24C64 <sup>(2)</sup> | CMOSF8H                    | ST Rousset 8"              | TSSOP8                     | ST Shenzhen /<br>subcon Amkor |
|                       |                            |                            | UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba /<br>subcon Amkor  |

Qualification on 3 lots using the driver product M95640 - Qualification of M95160 benefits of the family approach (1 lot).



<sup>2.</sup> Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M95640/M24C64 are applicable to M95160.

### 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in *Table 5* for die-oriented tests
- in Table 6 for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in Table 8 for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

|      |                  | Test sho                                            |        |                   |          |                            |                |                |  |
|------|------------------|-----------------------------------------------------|--------|-------------------|----------|----------------------------|----------------|----------------|--|
| Test |                  |                                                     | Sample | No.<br>of<br>lots |          | Results fail / sample size |                |                |  |
| lest | Method           | Conditions                                          | size / |                   | Duration | M95160                     |                |                |  |
|      |                  |                                                     | 1018   |                   |          | Lot 1                      | Lot 2          | Lot 3          |  |
|      | High temperatu   | re operating life after endurance                   |        |                   |          |                            |                |                |  |
|      |                  |                                                     |        | 3                 | 168 hrs  | 0/80                       | 0/80           | 0/80           |  |
|      |                  |                                                     |        |                   | 504 hrs  | 0/80                       | 0/80           | 0/80           |  |
|      | AEC-Q100-<br>005 | 400K E/W cycles at 150 °C then:<br>HTOL 150 °C, 6 V | 80     |                   | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |  |
| EDR  |                  |                                                     |        |                   | 2008 hrs | 0/80                       | 0/80           | Results<br>W47 |  |
| EDK  | Data retention a | after endurance                                     |        |                   |          |                            |                |                |  |
|      |                  |                                                     | 80     |                   | 168 hrs  | 0/80                       | 0/80           | 0/80           |  |
|      |                  |                                                     |        | 3                 | 504 hrs  | 0/80                       | 0/80           | 0/80           |  |
|      | AEC-Q100-<br>005 |                                                     |        |                   | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |  |
|      |                  |                                                     |        |                   | 2008 hrs | 0/80                       | Results<br>W39 | Results<br>W47 |  |
|      | Low temperatur   | re operating life                                   |        |                   |          |                            |                |                |  |
|      |                  |                                                     |        |                   | 168 hrs  | 0/80                       | 0/80           | 0/80           |  |
|      |                  |                                                     |        |                   | 504 hrs  | 0/80                       | 0/80           | 0/80           |  |
| LTOL | JESD22-<br>A108  | –40 °C, 6 V                                         | 80     | 3                 | 1008 hrs | 0/80                       | 0/80           | Results<br>W41 |  |
|      |                  |                                                     |        |                   | 2008 hrs | 0/80                       | Results<br>W39 | Results<br>W47 |  |



Rev 1 5/13

Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup> (continued)

| Test short description          |                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                      |                                                          |  |  |  |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------|--|--|--|
|                                 |                                                                                                                                                                                 | Comple                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Results                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | fail / sam                                                           | ple size                                                 |  |  |  |
| Method                          | Conditions                                                                                                                                                                      | size /                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Duration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | M95160                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                      |                                                          |  |  |  |
|                                 |                                                                                                                                                                                 | iots                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | iois                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Lot 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Lot 2                                                                | Lot 3                                                    |  |  |  |
| High temperatur                 | re storage life                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                      |                                                          |  |  |  |
|                                 |                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 168 hrs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0/80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0/80                                                                 | 0/80                                                     |  |  |  |
| ΔEC-0100-                       |                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 504 hrs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0/80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0/80                                                                 | 0/80                                                     |  |  |  |
| 005<br>JESD22-A103              | Retention bake at 200 °C                                                                                                                                                        | 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1008 hrs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0/80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Results<br>W39                                                       | Results<br>W41                                           |  |  |  |
|                                 |                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2008 hrs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0/80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Results<br>W46                                                       | Results<br>W47                                           |  |  |  |
| Program/erase                   | endurance cycling + bake                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                      |                                                          |  |  |  |
| Internal spec.                  | 5 Million E/W cycles at 25 °C then: Retention bake at 200 °C / 48 hours                                                                                                         | 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5 Million<br>cycles /<br>48 hrs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0/80 (2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0/80 (2)                                                             | 0/80 (2)                                                 |  |  |  |
| Electrostatic dis               | charge (human body model)                                                                                                                                                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ı                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      |                                                          |  |  |  |
| AEC-Q100-<br>002<br>JESD22-A114 | C = 100 pF, R= 1500 Ω                                                                                                                                                           | 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pass<br>4000 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pass<br>4000 V                                                       | Pass<br>4000 V                                           |  |  |  |
| Electrostatic dis               | charge (machine model)                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                      |                                                          |  |  |  |
| AEC-Q100-<br>003                |                                                                                                                                                                                 | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pass<br>400 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Pass<br>400 V                                                        | Pass<br>400 V                                            |  |  |  |
| Latch-up (curre                 | nt injection and overvoltage stress)                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                      |                                                          |  |  |  |
| AEC-Q100-<br>004<br>JESD78B     | At maximum operating temperature (150 °C)                                                                                                                                       | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Class II<br>-<br>Level A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Class II<br>-<br>Level A                                             | Class II<br>-<br>Level A                                 |  |  |  |
|                                 | AEC-Q100- 005 JESD22-A103  Program/erase Internal spec.  Electrostatic dis AEC-Q100- 002 JESD22-A114 Electrostatic dis AEC-Q100- 003 JESD22-A115 Latch-up (currer AEC-Q100- 004 | MethodConditionsHigh temperature storage lifeAEC-Q100-005 005 JESD22-A103Retention bake at 200 °CProgram/erase endurance cycling + bake5 Million E/W cycles at 25 °C then: Retention bake at 200 °C / 48 hoursElectrostatic discharge (human body model)AEC-Q100-002 JESD22-A114 $C = 100 \text{ pF}, R = 1500 \Omega$ Electrostatic discharge (machine model)AEC-Q100-003 JESD22-A115 $C = 200 \text{ pF}, R = 0 \Omega$ Latch-up (current injection and overvoltage stress)AEC-Q100-004 At maximum operating temperature (150 °C) | MethodConditionsSample size / lotsHigh temperature storage lifeRetention bake at 200 °C80Program/erase endurance cycling + bakeInternal spec.5 Million E/W cycles at 25 °C then: Retention bake at 200 °C / 48 hours80Electrostatic discharge (human body model)AEC-Q100- 002 JESD22-A114 $C = 100 \text{ pF}, R = 1500 \Omega$ 27Electrostatic discharge (machine model)AEC-Q100- 003 JESD22-A115 $C = 200 \text{ pF}, R = 0 \Omega$ 12Latch-up (current injection and overvoltage stress)AEC-Q100- 004At maximum operating temperature (150 °C)6 | MethodConditionsSample size / lotsNo. of lotsHigh temperature storage lifeAEC-Q100- 005 JESD22-A103Retention bake at 200 °C803Program/erase endurance cycling + bakeInternal spec.5 Million E/W cycles at 25 °C then: Retention bake at 200 °C / 48 hours803Electrostatic discharge (human body model)AEC-Q100- 002 JESD22-A114273Electrostatic discharge (machine model)AEC-Q100- 003 JESD22-A115 $C = 200 \text{ pF}, R = 0 \Omega$ 123Latch-up (current injection and overvoltage stress)AEC-Q100- 004At maximum operating temperature (150 °C)63 | MethodConditionsSample size / lotsNo. of lotsDurationHigh temperature storage lifeAEC-Q100-005 JESD22-A103Retention bake at 200 °C803168 hrsProgram/erase endurance cycling + bakeInternal spec.5 Million E/W cycles at 25 °C then: Retention bake at 200 °C / 48 hours8035 Million cycles / 48 hrsElectrostatic discharge (human body model)AEC-Q100-002 JESD22-A114C = 100 pF, R= 1500 $\Omega$ 273N/AElectrostatic discharge (machine model)AEC-Q100-003 JESD22-A115C = 200 pF, R = 0 $\Omega$ 123N/ALatch-up (current injection and overvoltage stress)AEC-Q100-004At maximum operating temperature (450 °C)63N/A | Method   Conditions   Sample   No. size / of lots   Duration   Lot 1 | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ |  |  |  |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.

<sup>2.</sup> First rejects after 10 million E/W cycles + bake.

Table 6. Package-oriented reliability test plan and result summary (SO8N / ST Shenzhen)<sup>(1)</sup>

|              |                             | •                                                 | Test sh                  | ort de            | escription     |              |        |        | •               |
|--------------|-----------------------------|---------------------------------------------------|--------------------------|-------------------|----------------|--------------|--------|--------|-----------------|
|              |                             |                                                   |                          |                   |                | Re           | size   |        |                 |
| Test         | Method                      | Conditions                                        | Sample<br>size /<br>lots | No.<br>of<br>lots | Duration       | M95640       |        |        | M95160          |
|              |                             |                                                   |                          |                   |                | Lot1         | Lot2   | Lot3   | Lot1            |
|              | Preconditioning: ı          | moisture sensitivity le                           | vel 1                    |                   |                |              |        |        |                 |
| PC           | JESD22-A113<br>J-STD-020D   | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1                 | N/A            | 0/1280       | 0/1280 | 0/1280 | 0/1280          |
| <b>T. 15</b> | Temperature hum             | nidity bias                                       |                          |                   |                |              |        |        |                 |
| THB<br>(3)   | AEC-Q100-                   | 85 °C, 85% RH,                                    | 80                       | 1                 | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80            |
|              | JESD22-A101                 | bias 5.6 V                                        | 00                       | '                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | 0/80            |
| TC           | Temperature cycl            | ing                                               |                          |                   |                |              |        |        |                 |
| (3)          | AEC-Q100-<br>JESD22-A104    | –65 °C / +175 °C                                  | 80                       | 1                 | 1000<br>cycles | 0/80         | 0/80   | 0/80   | 0/80            |
| TMSK         | Thermal shocks              |                                                   |                          |                   |                |              |        |        |                 |
| (3)          | JESD22-A106                 | –55 °C / +125 °C                                  | 80                       | 1                 | 200<br>shocks  | 0/80         | 0/80   | 0/80   | 0/80            |
| AC           | Autoclave (pressi           | ure pot)                                          |                          |                   |                |              |        |        |                 |
| (3)          | AEC-Q100-<br>JESD22-A102    | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1                 | 240 hrs        | 0/80         | 0/80   | 0/80   | 0/80            |
|              | High temperature            | storage life                                      |                          | ı                 |                |              |        |        | 1               |
| HTSL<br>(3)  | AEC-Q100-                   | Retention bake                                    | 80                       | 1                 | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80            |
|              | JESD22-A103                 | at 150 °C                                         | 80                       |                   | 2008 hrs       | 0/80         | 0/80   | 0/80   | 0/80            |
|              | High temperature            | operating life                                    |                          |                   |                |              |        |        |                 |
| HTOL         | AEC-Q100-                   |                                                   |                          |                   | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80            |
| (5)          | JESD22-A108                 | HTOL 150 °C, 6 V                                  | 80                       | 1                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | Results<br>W41  |
| ELFR         | Early life failure ra       | ate                                               |                          |                   |                |              |        |        |                 |
| (3)          | AEC-Q100-008                | HTOL 150 °C, 6 V                                  | 800                      | 1                 | 48 hrs         | 0/800        | 0/800  | 0/800  | 0/800           |
| ESD          | Electrostatic discl         | harge (charge device                              | model)                   |                   |                |              |        |        |                 |
| CDM          | AEC-Q100-011<br>JESD22-C101 | Field induced charging method                     | 18                       | 1                 | N/A            | Pass >1500 V | -      | -      | Pass<br>>1500 V |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.



Rev 1 7/13

<sup>2.</sup> Qualification on 3 lots using the driver product M95640 - Qualification of M95160 benefits of the family approach (1 lot).

<sup>3.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.

Table 7. Package-oriented reliability test plan and result summary (TSSOP8 / ST Shenzhen)<sup>(1)</sup>

|            |                             |                                                   | Test sl                  | nort d            | escription     |              |        |        | -              |
|------------|-----------------------------|---------------------------------------------------|--------------------------|-------------------|----------------|--------------|--------|--------|----------------|
|            |                             | Conditions                                        |                          | No.<br>of<br>lots | Duration       | Re           | size   |        |                |
| Test       | Method                      |                                                   | Sample<br>size /<br>lots |                   |                | M95640       |        |        | M95160         |
|            |                             |                                                   |                          |                   |                | Lot1         | Lot2   | Lot3   | Lot1           |
|            | Preconditioning: r          | moisture sensitivity le                           | evel 1                   |                   |                |              |        |        |                |
| PC         | JESD22-A113<br>J-STD-020D   | MSL1, peak<br>temperature at<br>260 °C, 3 IReflow | 1280                     | 1                 | N/A            | 0/1280       | 0/1280 | 0/1280 | 0/1280         |
|            | Temperature hum             | nidity bias                                       |                          |                   |                |              |        |        |                |
| THB        | AEC-Q100-                   | 85 °C, 85% RH,                                    |                          |                   | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80           |
| (3)        | JESD22-A101                 | bias 5.6 V                                        | 80                       | 1                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | Results<br>W39 |
| TC         | Temperature cycl            | ing                                               |                          |                   |                |              |        |        |                |
| (3)        | AEC-Q100-<br>JESD22-A104    | –65 °C / +175 °C                                  | 80                       | 1                 | 1000<br>cycles | 0/80         | 0/80   | 0/80   | 0/80           |
| TMSK       | Thermal shocks              |                                                   |                          | ,                 |                |              |        |        |                |
| (3)        | JESD22-A106                 | –55 °C / +125 °C                                  | 80                       | 1                 | 200<br>shocks  | 0/80         | 0/80   | 0/80   | 0/80           |
| AC         | Autoclave (pressu           | ure pot)                                          |                          |                   |                |              |        |        |                |
| (3)        | AEC-Q100-<br>JESD22-A102    | 121 °C, 100% RH<br>at 2 ATM                       | 80                       | 1                 | 240 hrs        | 0/80         | 0/80   | 0/80   | 0/80           |
|            | High temperature            | storage life                                      |                          |                   | •              |              |        |        |                |
| HTSL       | AEC-Q100-                   | Retention bake                                    |                          |                   | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80           |
| (3)        | JESD22-A103                 | at 150 °C                                         | 80                       | 1                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | Results<br>W39 |
|            | High temperature            | operating life                                    |                          |                   |                |              |        | •      |                |
| HTOL       | AEC-Q100-                   |                                                   |                          |                   | 1008 hrs       | 0/80         | 0/80   | 0/80   | 0/80           |
| (3)        | JESD22-A108                 | HTOL 150 °C, 6 V                                  | 80                       | 1                 | 2008 hrs       | 0/80         | 0/80   | 0/80   | Results<br>W41 |
| ELFR       | Early life failure ra       | ate                                               |                          |                   |                |              |        |        |                |
| (3)        | AEC-Q100-008                | HTOL 150 °C, 6 V                                  | 800                      | 1                 | 48 hrs         | 0/800        | 0/800  | 0/800  | 0/800          |
| FOR        | Electrostatic discl         | harge (charge device                              | model)                   | •                 |                |              |        |        | •              |
| ESD<br>CDM | AEC-Q100-011<br>JESD22-C101 | Field induced charging method                     | 18                       | 1                 | N/A            | Pass >1500 V | -      | -      | Pass >1500 V   |

<sup>1.</sup> See *Table 9: List of terms* for a definition of abbreviations.



<sup>2.</sup> Qualification on 3 lots using the driver product M95640 - Qualification of M95160 benefits of the family approach (1 lot).

<sup>3.</sup> THB-, TC-, TMSK-, AC-, HTSL-, HTOL- and ELFR- dedicated parts are first subject to preconditioning flow.

Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 (MLP8) 2 x 3 mm  $^{(1)}$ 

|                   | , 01 0411                 | amba) 💛                                        | Test sh       | ort de    | scription      |                 |                       |            |                |
|-------------------|---------------------------|------------------------------------------------|---------------|-----------|----------------|-----------------|-----------------------|------------|----------------|
|                   |                           |                                                |               |           | -              | Re              | sults fail /          | sample siz | ze             |
| Test              | Method                    | Conditions                                     | Sample size / | No.<br>of | Duration       |                 | M24C64 <sup>(2)</sup> |            |                |
|                   |                           |                                                | lots          | lots      |                | Lot1            | Lot2                  | Lot3       | Lot1           |
|                   | Preconditioning           | : moisture sensitivity level                   | 1             |           |                |                 |                       |            |                |
| PC                | JESD22-A113<br>J-STD-020D | MSL1, peak temperature<br>at 260 °C, 3 IReflow | 1200          | 3         | N/A            | 0/1200          | 0/1200                | 0/1200     | -              |
|                   | Temperature hu            | ımidity bias                                   |               |           |                |                 |                       |            |                |
| THB               | AEC 0100                  | 85 °C, 85% RH,                                 |               |           | 168 hrs        | 0/80            | 0/80                  | 0/80       | -              |
| (3)               | AEC-Q100-<br>JESD22-A101  | bias 5.5 V                                     | 80            | 3         | 504 hrs        | 0/80            | 0/80                  | 0/80       | -              |
|                   |                           |                                                |               |           | 1008 hrs       | 0/80            | 0/80                  | 0/80       | -              |
|                   | Temperature cy            | rcling                                         |               |           |                |                 |                       |            |                |
|                   | AEC-Q100-<br>JESD22-A104  | −65 °C / +175 °C                               | 80            |           | 100<br>cycles  | 0/80            | 0/80                  | 0/80       | -              |
| TC <sup>(3)</sup> |                           |                                                |               | 3         | 500<br>cycles  | 0/80            | 0/80                  | 0/80       | -              |
|                   |                           |                                                |               |           | 1000<br>cycles | 0/80            | 0/80                  | 0/80       | -              |
|                   |                           |                                                | 800           | 3         | 200<br>cycles  | 0/800           | 0/800                 | 0/800      | -              |
| TMSK              | Thermal shocks            | 3                                              |               |           |                |                 |                       |            |                |
| (3)               | JESD22-A106               | –55 °C / +125 °C                               | 80            | 3         | 200<br>shocks  | 0/80            | 0/80                  | 0/80       | -              |
| (2)               | Autoclave (pres           | sure pot)                                      |               |           |                |                 |                       |            |                |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102  | 121 °C, 100% RH at 2<br>ATM                    | 80            | 3         | 168 hrs        | 0/80            | 0/80                  | 0/80       | -              |
|                   | High temperatu            | re storage life                                |               |           |                |                 |                       |            |                |
| HTSL              | AEO 0400                  |                                                |               |           | 168 hrs        | 0/80            | 0/80                  | 0/80       | -              |
| (3)               | AEC-Q100-<br>JESD22-A103  | Retention bake at 150 °C                       | 80            | 3         | 504 hrs        | 0/80            | 0/80                  | 0/80       | -              |
|                   |                           |                                                |               |           | 1008 hrs       | 0/80            | 0/80                  | 0/80       | -              |
| ESD               | Electrostatic dis         | scharge (charge device mo                      | del)          |           |                |                 |                       |            |                |
| CDM               | AEC-Q100-<br>JESD22-C101  | Field induced charging method                  | 18            | 1         | N/A            | Pass<br>>1500 V | -                     | -          | Results<br>W45 |

<sup>1.</sup> See Table 9: List of terms for a definition of abbreviations.



<sup>2.</sup> Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24C64 are applicable to M95160.

<sup>3.</sup> THB-, TC-, TMSK-, AC- and HTSL- dedicated parts are first subject to preconditioning flow.

## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management for product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices

577

10/13 Rev 1

QRMMY1205 Glossary

# 5 Glossary

Table 9. List of terms

| Terms   | Description                                        |
|---------|----------------------------------------------------|
| EDR     | NVM endurance, data retention and operational life |
| HTOL    | High temperature operating life                    |
| LTOL    | Low temperature operating life                     |
| нтв     | High temperature bake                              |
| WEB     | Program/Erase endurance cycling + bake             |
| ESD HBM | Electrostatic discharge (human body model)         |
| ESD MM  | Electrostatic discharge (machine model)            |
| LU      | Latch-up                                           |
| PC      | Preconditioning (solder simulation)                |
| ТНВ     | Temperature humidity bias                          |
| TC      | Temperature cycling                                |
| TMSK    | Thermal shocks                                     |
| AC      | Autoclave (pressure pot)                           |
| HTSL    | High temperature storage life                      |
| ELFR    | Early life failure rate                            |
| ESD CDM | Electrostatic discharge (charge device model)      |

Revision history QRMMY1205

# 6 Revision history

Table 10. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 13-Sep-2013 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Rev 1 13/13

#### M95010, M95020, M95040, M95080, M95160 1-Kbit, 2-Kbit, 4-Kbit, 8-Kbit, 16-Kbit SPI bus EEPROM / Industrial grade Redesign and upgrade to the CMOSF8H process technology

| Document Revision History |      |                             |  |  |  |  |  |
|---------------------------|------|-----------------------------|--|--|--|--|--|
| Date                      | Rev. | Description of the Revision |  |  |  |  |  |
| September 17, 2013        | 1.00 | First draft creation        |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           | 1    |                             |  |  |  |  |  |
|                           | 1    |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |
|                           |      |                             |  |  |  |  |  |

| Source Documents & Reference Documents |  |       |       |  |  |
|----------------------------------------|--|-------|-------|--|--|
| Source document Title                  |  | Rev.: | Date: |  |  |
|                                        |  |       |       |  |  |
|                                        |  |       |       |  |  |
|                                        |  |       |       |  |  |



# M95160 M95160-W M95160-R M95160-F

# 16-Kbit serial SPI bus EEPROM with high-speed clock

Datasheet - production data

#### **Features**

- Compatible with the Serial Peripheral Interface (SPI) bus
- Memory array
  - 16 Kb (2 Kbytes) of EEPROM
  - Page size: 32 bytes
- Write
  - Byte Write within 5 ms
  - Page Write within 5 ms
- Write Protect: quarter, half or whole memory array
- High-speed clock: 10 MHz
- Single supply voltage:
  - 4.5 V to 5.5 V for M95160
  - 2.5 V to 5.5 V for M95160-W
  - 1.8 V to 5.5 V for M95160-R
  - 1.7 V to 5.5 V for M95160-F
- Operating temperature range: from -40°C up to +85°C
- Enhanced ESD protection
- More than 1 million Write cycles
- More than 40-year data retention
- Packages
  - RoHS compliant and halogen-free (ECOPACK<sup>®</sup>)









UFDFPN8 (MC) 2 x 3 mm (MLP)



WLCSP (CS) (preliminary data)

## **Contents**

| 1 | Desc  | cription                                                            |  |  |  |  |  |
|---|-------|---------------------------------------------------------------------|--|--|--|--|--|
| 2 | Mem   | ory organization                                                    |  |  |  |  |  |
| 3 | Sign  | Signal description                                                  |  |  |  |  |  |
|   | 3.1   | Serial Data Output (Q) 9                                            |  |  |  |  |  |
|   | 3.2   | Serial Data Input (D)9                                              |  |  |  |  |  |
|   | 3.3   | Serial Clock (C) 9                                                  |  |  |  |  |  |
|   | 3.4   | Chip Select (S)                                                     |  |  |  |  |  |
|   | 3.5   | Hold (HOLD)                                                         |  |  |  |  |  |
|   | 3.6   | Write Protect (W)                                                   |  |  |  |  |  |
|   | 3.7   | V <sub>CC</sub> supply voltage                                      |  |  |  |  |  |
|   | 3.8   | V <sub>SS</sub> ground                                              |  |  |  |  |  |
| 4 | Con   | necting to the SPI bus11                                            |  |  |  |  |  |
|   | 4.1   | SPI modes                                                           |  |  |  |  |  |
| 5 | Ope   | rating features13                                                   |  |  |  |  |  |
|   | 5.1   | Supply voltage (V <sub>CC</sub> )                                   |  |  |  |  |  |
|   |       | 5.1.1 Operating supply voltage V <sub>CC</sub> 13                   |  |  |  |  |  |
|   |       | 5.1.2 Device reset                                                  |  |  |  |  |  |
|   |       | 5.1.3 Power-up conditions                                           |  |  |  |  |  |
|   |       | 5.1.4 Power-down                                                    |  |  |  |  |  |
|   | 5.2   | Active Power and Standby Power modes                                |  |  |  |  |  |
|   | 5.3   | Hold condition                                                      |  |  |  |  |  |
|   | 5.4   | Status Register                                                     |  |  |  |  |  |
|   | 5.5   | Data protection and protocol control                                |  |  |  |  |  |
| 6 | Instr | uctions                                                             |  |  |  |  |  |
|   | 6.1   | Write Enable (WREN)                                                 |  |  |  |  |  |
|   | 6.2   | Write Disable (WRDI)                                                |  |  |  |  |  |
|   | 6.3   | Read Status Register (RDSR)       18         6.3.1 WIP bit       18 |  |  |  |  |  |
|   |       |                                                                     |  |  |  |  |  |

|    |      | 6.3.2     | WEL bit        |           |        | <br> | <br> | <br> | <br> | <br>. 19 |
|----|------|-----------|----------------|-----------|--------|------|------|------|------|----------|
|    |      | 6.3.3     | BP1, BP0 bi    | ts        |        | <br> | <br> | <br> | <br> | <br>. 19 |
|    |      | 6.3.4     | SRWD bit .     |           |        | <br> | <br> | <br> | <br> | <br>. 19 |
|    | 6.4  | Write S   | Status Regist  | er (WRSF  | ?)     | <br> | <br> | <br> | <br> | <br>20   |
|    | 6.5  | Read f    | rom Memory     | Array (RE | EAD) . | <br> | <br> | <br> | <br> | <br>22   |
|    | 6.6  | Write to  | o Memory Ar    | ray (WRIT | E)     | <br> | <br> | <br> | <br> | <br>22   |
| _  | _    |           |                |           |        |      |      |      |      |          |
| 7  | Pow  | •         | d delivery     |           |        |      |      |      |      |          |
|    | 7.1  | Power-    | up state       |           |        | <br> | <br> | <br> | <br> | <br>25   |
|    | 7.2  | Initial d | lelivery state |           |        | <br> | <br> | <br> | <br> | <br>25   |
| 8  | Maxi | mum ra    | ting           |           |        | <br> | <br> | <br> | <br> | <br>26   |
| 9  | DC a | ınd AC p  | oarameters     |           |        | <br> | <br> | <br> | <br> | <br>27   |
| 10 | Pack | age me    | chanical da    | ata       |        | <br> | <br> | <br> | <br> | <br>40   |
| 11 | Part | number    | ing            |           |        | <br> | <br> | <br> | <br> | <br>44   |
| 12 | Revi | sion his  | storv          |           |        | <br> | <br> | <br> | <br> | <br>45   |

# List of tables

| Table 1.  | Signal names                                                              | . 6 |
|-----------|---------------------------------------------------------------------------|-----|
| Table 2.  | Write-protected block size                                                | 15  |
| Table 3.  | Instruction set                                                           | 16  |
| Table 4.  | Address range bits                                                        | 16  |
| Table 5.  | Status Register format                                                    | 19  |
| Table 6.  | Protection modes                                                          | 21  |
| Table 7.  | Absolute maximum ratings                                                  | 26  |
| Table 8.  | Operating conditions (M95160, device grade 6)                             | 27  |
| Table 9.  | Operating conditions (M95160-W, device grade 6)                           | 27  |
| Table 10. | Operating conditions (M95160-R, device grade 6)                           | 27  |
| Table 11. | Operating conditions (M95160-F, device grade 6)                           | 27  |
| Table 12. | AC measurement conditions                                                 |     |
| Table 13. | Capacitance                                                               |     |
| Table 14. | Memory cell data retention                                                |     |
| Table 15. | DC characteristics (M95160, device grade 6)                               |     |
| Table 16. | DC characteristics (M95160-W, device grade 6)                             |     |
| Table 17. | DC characteristics (M95160-R, device grade 6)                             |     |
| Table 18. | DC characteristics (M95160-F, device grade 6)                             |     |
| Table 19. | AC characteristics (M95160-W, device grade 6)                             |     |
| Table 20. | AC characteristics (M95160-R, device grade 6)                             |     |
| Table 21. | AC characteristics (M95160-F, device grade 6)                             | 35  |
| Table 22. | AC characteristics (M95160, device grade 6)                               |     |
|           | End of life products: these values apply only to M95160-MN6TP/S devices   | 36  |
| Table 23. | AC characteristics (M95160-W, device grade 6)                             |     |
|           | End of life products: these values apply only to M95160-WMN6TP/S          |     |
|           | and M95160-WDW6TP/S devices)                                              |     |
| Table 24. | SO8N – 8-lead plastic small outline, 150 mils body width, mechanical data |     |
| Table 25. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data        | 41  |
| Table 26. | UFDFPN8 (MLP8) – 8-lead ultra thin fine pitch dual flat package no lead   |     |
|           | 2 x 3 mm, data                                                            | 42  |
| Table 27. | WLCSP-R – 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package mechanical       |     |
|           | data (preliminary data)                                                   |     |
| Table 28. | Ordering information scheme                                               |     |
| Table 20  | Decument revision history                                                 | 15  |

**577** 

# **List of figures**

| Figure 1.  | Logic diagram                                                                    | 6  |
|------------|----------------------------------------------------------------------------------|----|
| Figure 2.  | 8-pin package connections (top view)                                             | 7  |
| Figure 3.  | WLCSP connections (top view, marking side, with balls on the underside)          |    |
| Figure 4.  | Block diagram                                                                    | 8  |
| Figure 5.  | Bus master and memory devices on the SPI bus                                     |    |
| Figure 6.  | SPI modes supported                                                              | 12 |
| Figure 7.  | Hold condition activation                                                        | 14 |
| Figure 8.  | Write Enable (WREN) sequence                                                     | 17 |
| Figure 9.  | Write Disable (WRDI) sequence                                                    | 18 |
| Figure 10. | Read Status Register (RDSR) sequence                                             | 18 |
| Figure 11. | Write Status Register (WRSR) sequence                                            | 20 |
| Figure 12. | Read from Memory Array (READ) sequence                                           | 22 |
| Figure 13. | Byte Write (WRITE) sequence                                                      | 23 |
| Figure 14. | Page Write (WRITE) sequence                                                      | 24 |
| Figure 15. | AC measurement I/O waveform                                                      | 28 |
| Figure 16. | Serial input timing                                                              | 38 |
| Figure 17. | Hold timing                                                                      | 38 |
| Figure 18. | Serial output timing                                                             | 39 |
| Figure 19. | SO8N – 8-lead plastic small outline, 150 mils body width, package outline        | 40 |
| Figure 20. | TSSOP8 – 8-lead thin shrink small outline, package outline                       | 41 |
| Figure 21. | UFDFPN8 (MLP8) – 8-lead ultra thin fine pitch dual flat no lead, package outline | 42 |
| Figure 22. | WLCSP-R – 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package outline                 | 43 |

**577** 

## 1 Description

The M95160 devices are Electrically Erasable PROgrammable Memories (EEPROMs) organized as 2048 x 8 bits, accessed through the SPI bus.

The M95160 can operate with a supply voltage from 4.5 V to 5.5 V, the M95160-W can operate with a supply voltage from 2.5 V to 5.5 V, the M95160-R can operate with a supply voltage from 1.8 V to 5.5 V, and the M95160-F can operate with a supply voltage from 1.7 V to 5.5 V, over an ambient temperature range of -40  $^{\circ}$ C / +85  $^{\circ}$ C.

Figure 1. Logic diagram



The SPI bus signals are C, D and Q, as shown in *Figure 1* and *Table 1*. The device is selected when Chip Select  $(\overline{S})$  is driven low. Communications with the device can be interrupted when the  $\overline{HOLD}$  is driven low.

Table 1. Signal names

| Signal name     | Function           | Direction |  |  |  |
|-----------------|--------------------|-----------|--|--|--|
| С               | Serial Clock       | Input     |  |  |  |
| D               | Serial Data Input  | Input     |  |  |  |
| Q               | Serial Data Output | Output    |  |  |  |
| S               | Chip Select        | Input     |  |  |  |
| W               | Write Protect      | Input     |  |  |  |
| HOLD            | Hold               | Input     |  |  |  |
| V <sub>CC</sub> | Supply voltage     |           |  |  |  |
| V <sub>SS</sub> | Ground             |           |  |  |  |

Figure 2. 8-pin package connections (top view)



1. See Section 10: Package mechanical data section for package dimensions, and how to identify pin 1.

Figure 3. WLCSP connections (top view, marking side, with balls on the underside)



Caution:

As EEPROM cells lose their charge (and so their binary value) when exposed to ultra violet (UV) light, EEPROM dice delivered in wafer form or in WLCSP package by STMicroelectronics must never be exposed to UV light.

# 2 Memory organization

The memory is organized as shown in the following figure.

Figure 4. Block diagram



## 3 Signal description

During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}$ (min) to  $V_{CC}$ (max).

All of the input and output signals must be held high or low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$  or  $V_{OL}$ , as specified in *Section 9: DC and AC parameters*). These signals are described next.

## 3.1 Serial Data Output (Q)

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

### 3.2 Serial Data Input (D)

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C).

## 3.3 Serial Clock (C)

This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) change from the falling edge of Serial Clock (C).

# 3.4 Chip Select $(\overline{S})$

When this input signal is high, the device is deselected and Serial Data Output (Q) is at high impedance. The device is in the Standby Power mode, unless an internal Write cycle is in progress. Driving Chip Select  $(\overline{S})$  low selects the device, placing it in the Active Power mode.

After power-up, a falling edge on Chip Select  $(\overline{S})$  is required prior to the start of any instruction.

## 3.5 Hold (HOLD)

The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device.

During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care.

To start the Hold condition, the device must be selected, with Chip Select ( $\overline{S}$ ) driven low.

# 3.6 Write Protect $(\overline{W})$

The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register).

This pin must be driven either high or low, and must be stable during all Write instructions.

# 3.7 V<sub>CC</sub> supply voltage

 $V_{CC}$  is the supply voltage.

# 3.8 V<sub>SS</sub> ground

 $\ensuremath{V_{SS}}$  is the reference for all signals, including the  $\ensuremath{V_{CC}}$  supply voltage.

## 4 Connecting to the SPI bus

All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select  $(\overline{S})$  goes low.

All output data bytes are shifted out of the device, most significant bit first. The Serial Data Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device.



Figure 5. Bus master and memory devices on the SPI bus

1. The Write Protect  $(\overline{W})$  and Hold  $(\overline{HOLD})$  signals should be driven, high or low as appropriate.

*Figure 5* shows an example of three memory devices connected to an SPI bus master. Only one memory device is selected at a time, so only one memory device drives the Serial Data Output (Q) line at a time. The other memory devices are high impedance.

The pull-up resistor R (represented in *Figure 5*) ensures that a device is not selected if the Bus Master leaves the  $\overline{S}$  line in the high impedance state.

In applications where the Bus Master may leave all SPI bus lines in high impedance at the same time (for example, if the Bus Master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the  $\overline{S}$  line is pulled high): this ensures that  $\overline{S}$  and C do not become high at the same time, and so, that the  $t_{SHCH}$  requirement is met. The typical value of R is 100 k $\Omega$ .

#### 4.1 SPI modes

These devices can be driven by a microcontroller with its SPI peripheral running in either of the following two modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in *Figure 6*, is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)

Figure 6. SPI modes supported



## 5 Operating features

## 5.1 Supply voltage (V<sub>CC</sub>)

#### 5.1.1 Operating supply voltage V<sub>CC</sub>

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range must be applied (see Operating conditions in *Section 9: DC and AC parameters*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ). In order to secure a stable DC supply voltage, it is recommended to decouple the  $V_{CC}$  line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the  $V_{CC}/V_{SS}$  device pins.

#### 5.1.2 Device reset

In order to prevent erroneous instruction decoding and inadvertent Write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until VCC reaches the POR threshold voltage. This threshold is lower than the minimum  $V_{CC}$  operating voltage (see Operating conditions in Section 9: DC and AC parameters).

At power-up, when  $V_{CC}$  passes over the POR threshold, the device is reset and is in the following state:

- in Standby Power mode,
- deselected,
- Status Register values:
  - The Write Enable Latch (WEL) bit is reset to 0.
  - The Write In Progress (WIP) bit is reset to 0.
  - The SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits).

It is important to note that the device must not be accessed until  $V_{CC}$  reaches a valid and stable level within the specified  $[V_{CC}(min), V_{CC}(max)]$  range, as defined under Operating conditions in *Section 9: DC and AC parameters*.

#### 5.1.3 Power-up conditions

When the power supply is turned on,  $V_{CC}$  rises continuously from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select  $(\overline{S})$  line is not allowed to float but should follow the  $V_{CC}$  voltage. It is therefore recommended to connect the  $\overline{S}$  line to  $V_{CC}$  via a suitable pull-up resistor (see *Figure 5*).

In addition, the Chip Select  $(\overline{S})$  input offers a built-in safety feature, as the  $\overline{S}$  input is edge-sensitive as well as level-sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select  $(\overline{S})$ . This ensures that Chip Select  $(\overline{S})$  must have been high, prior to going low to start the first operation.

The  $V_{CC}$  voltage has to rise continuously from 0 V up to the minimum  $V_{CC}$  operating voltage defined under Operating conditions in *Section 9: DC and AC parameters*, and the rise time must not vary faster than 1 V/µs.

#### 5.1.4 Power-down

During power-down (continuous decrease of the  $V_{CC}$  supply voltage below the minimum  $V_{CC}$  operating voltage defined under Operating conditions in *Section 9: DC and AC parameters*), the device must be:

- deselected (Chip Select \overline{S} should be allowed to follow the voltage applied on V<sub>CC</sub>),
- in Standby Power mode (there should not be any internal write cycle in progress).

### 5.2 Active Power and Standby Power modes

When Chip Select  $(\overline{S})$  is low, the device is selected, and in the Active Power mode. The device consumes  $I_{CC}$ .

When Chip Select  $(\overline{S})$  is high, the device is deselected. If a Write cycle is not currently in progress, the device then goes into the Standby Power mode, and the device consumption drops to  $I_{CC1}$ , as specified in DC characteristics (see *Section 9: DC and AC parameters*).

#### 5.3 Hold condition

The Hold  $(\overline{HOLD})$  signal is used to pause any serial communications with the device without resetting the clocking sequence.

To enter the Hold condition, the device must be selected, with Chip Select  $(\overline{S})$  low.

During the Hold condition, the Serial Data Output (Q) is high impedance, and the Serial Data Input (D) and the Serial Clock (C) are Don't Care.

Normally, the device is kept selected for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition has the effect of resetting the state of the device, and this mechanism can be used if required to reset any processes that had been in progress.<sup>(a)(b)</sup>



Figure 7. Hold condition activation

The Hold condition starts when the Hold (HOLD) signal is driven low when Serial Clock (C) is already low (as shown in *Figure 7*).

577

a. This resets the internal logic, except the WEL and WIP bits of the Status Register.

b. In the specific case where the device has shifted in a Write command (Inst + Address + data bytes, each data byte being exactly 8 bits), deselecting the device also triggers the Write cycle of this decoded command.

The Hold condition ends when the Hold (HOLD) signal is driven high when Serial Clock (C) is already low.

Figure 7 also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being low.

#### 5.4 Status Register

The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. See *Section 6.3: Read Status Register (RDSR)* for a detailed description of the Status Register bits.

## 5.5 Data protection and protocol control

The device features the following data protection mechanisms:

- Before accepting the execution of the Write and Write Status Register instructions, the
  device checks whether the number of clock pulses comprised in the instructions is a
  multiple of eight.
- All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit.
- The Block Protect (BP1, BP0) bits in the Status Register are used to configure part of the memory as read-only.
- The Write Protect (W) signal is used to protect the Block Protect (BP1, BP0) bits in the Status Register.

For any instruction to be accepted, and executed, Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C).

Two points should be noted in the previous sentence:

- The "last bit of the instruction" can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions).
- The "next rising edge of Serial Clock (C)" might (or might not) be the next bus transaction for some other device on the SPI bus.

Table 2. Write-protected block size

| Status Re | gister bits | Protected block | Protected array addresses |  |  |
|-----------|-------------|-----------------|---------------------------|--|--|
| BP1       | BP0         | Protected block | Frolected array addresses |  |  |
| 0         | 0           | none            | none                      |  |  |
| 0         | 1           | Upper quarter   | 0600h - 07FFh             |  |  |
| 1         | 0           | Upper half      | 0400h - 07FFh             |  |  |
| 1         | 1           | Whole memory    | 0000h - 07FFh             |  |  |

# 6 Instructions

Each instruction starts with a single-byte code, as summarized in *Table 3*.

If an invalid instruction is sent (one not contained in *Table 3*), the device automatically deselects itself.

Table 3. Instruction set

| Instruction | Description            | Instruction format |
|-------------|------------------------|--------------------|
| WREN        | Write Enable           | 0000 0110          |
| WRDI        | Write Disable          | 0000 0100          |
| RDSR        | Read Status Register   | 0000 0101          |
| WRSR        | Write Status Register  | 0000 0001          |
| READ        | Read from Memory Array | 0000 0011          |
| WRITE       | Write to Memory Array  | 0000 0010          |

Table 4. Address range bits

| Address | significant bits | A10-A0 <sup>(1)</sup> |
|---------|------------------|-----------------------|
| Addiess | Significant bits | ATO-AO                |

<sup>1.</sup> Upper MSBs are Don't Care.

## 6.1 Write Enable (WREN)

The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device.

As shown in *Figure 8*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

Figure 8. Write Enable (WREN) sequence



## 6.2 Write Disable (WRDI)

One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device.

As shown in *Figure 9*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D).

The device then enters a wait state. It waits for a the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events:

- Power-up
- WRDI instruction execution
- WRSR instruction completion
- WRITE instruction completion.



Figure 9. Write Disable (WRDI) sequence

## 6.3 Read Status Register (RDSR)

The Read Status Register (RDSR) instruction is used to read the Status Register. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in *Figure 10*.

Figure 10. Read Status Register (RDSR) sequence



The status and control bits of the Status Register are as follows:

#### 6.3.1 WIP bit

The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0, no such cycle is in progress.

#### 6.3.2 WEL bit

The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1, the internal Write Enable Latch is set. When set to 0, the internal Write Enable Latch is reset, and no Write or Write Status Register instruction is accepted.

The WEL bit is returned to its reset state by the following events:

- Power-up
- Write Disable (WRDI) instruction completion
- Write Status Register (WRSR) instruction completion
- Write (WRITE) instruction completion

#### 6.3.3 BP1, BP0 bits

The Block Protect (BP1, BP0) bits are non volatile. They define the size of the area to be software-protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in *Table 2*) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set.

#### 6.3.4 SRWD bit

The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect  $(\overline{W})$  signal. The Status Register Write Disable (SRWD) bit and Write Protect  $(\overline{W})$  signal enable the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect  $(\overline{W})$  is driven low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution.

Table 5. Status Register format



### 6.4 Write Status Register (WRSR)

The Write Status Register (WRSR) instruction is used to write new values to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must have been previously executed.

The Write Status Register (WRSR) instruction is entered by driving Chip Select  $(\overline{S})$  low, followed by the instruction code, the data byte on Serial Data input (D) and Chip Select  $(\overline{S})$  driven high. Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed.

The instruction sequence is shown in *Figure 11*.



Figure 11. Write Status Register (WRSR) sequence

Driving the Chip Select  $(\overline{S})$  signal high at a byte boundary of the input data triggers the self-timed Write cycle that takes  $t_W$  to complete (as specified in AC tables under Section 9: DC and AC parameters).

While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write in progress (WIP) bit: the WIP bit is 1 during the self-timed Write cycle  $t_{W}$ , and 0 when the Write cycle is complete. The WEL bit (Write Enable Latch) is also reset at the end of the Write cycle  $t_{W}$ .

The Write Status Register (WRSR) instruction enables the user to change the values of the BP1, BP0 and SRWD bits:

- The Block Protect (BP1, BP0) bits define the size of the area that is to be treated as read-only, as defined in *Table 2*.
- The SRWD (Status Register Write Disable) bit, in accordance with the signal read on the Write Protect pin (W), enables the user to set or reset the Write protection mode of the Status Register itself, as defined in *Table 6*. When in Write-protected mode, the Write Status Register (WRSR) instruction is not executed.

The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the  $t_W$  Write cycle.

The Write Status Register (WRSR) instruction has no effect on the b6, b5, b4, b1, b0 bits in the Status Register. Bits b6, b5, b4 are always read as 0.

| w      | SRWD         | Mode                            | Write protection of the                                                                             | Memory content                |                                       |
|--------|--------------|---------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------|
| signal | nal bit Mode |                                 | Status Register                                                                                     | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup>       |
| 1      | 0            |                                 | Status Register is                                                                                  |                               |                                       |
| 0 0    |              | Software-                       | writable (if the WREN instruction has set the                                                       |                               |                                       |
| 1      | 1            | protected<br>(SPM)              | ,                                                                                                   | Write-protected               | Ready to accept<br>Write instructions |
| 0      | 1            | Hardware-<br>protected<br>(HPM) | Status Register is Hardware write- protected. The values in the BP1 and BP0 bits cannot be changed. | Write-protected               | Ready to accept<br>Write instructions |

Table 6. Protection modes

The protection features of the device are summarized in *Table 6*.

When the Status Register Write Disable (SRWD) bit in the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction), regardless of the logic level applied on the Write Protect  $(\overline{W})$  input pin.

When the Status Register Write Disable (SRWD) bit in the Status Register is set to 1, two cases should be considered, depending on the state of the Write Protect  $(\overline{W})$  input pin:

- If Write Protect  $(\overline{W})$  is driven high, it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction).
- If Write Protect (W) is driven low, it is not possible to write to the Status Register even if the WEL bit has previously been set by a WREN instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area, which are Software-protected (SPM) by the Block Protect (BP1, BP0) bits in the Status Register, are also hardware-protected against data modification.

Regardless of the order of the two events, the Hardware-protected mode (HPM) can be entered by:

- either setting the SRWD bit after driving the Write Protect (W) input pin low,
- or driving the Write Protect (W) input pin low after setting the SRWD bit.

Once the Hardware-protected mode (HPM) has been entered, the only way of exiting it is to pull high the Write Protect  $(\overline{W})$  input pin.

If the Write Protect  $(\overline{W})$  input pin is permanently tied high, the Hardware-protected mode (HPM) can never be activated, and only the Software-protected mode (SPM), using the Block Protect (BP1, BP0) bits in the Status Register, can be used.

<sup>1.</sup> As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register. See Table 2.

### 6.5 Read from Memory Array (READ)

As shown in *Figure 12*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q).





1. Depending on the memory size, as shown in Table 4, the most significant address bits are Don't Care.

If Chip Select  $(\overline{S})$  continues to be driven low, the internal address register is incremented automatically, and the byte of data at the new address is shifted out.

When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction.

The Read cycle is terminated by driving Chip Select  $(\overline{S})$  high. The rising edge of the Chip Select  $(\overline{S})$  signal can occur at any time during the cycle.

The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.

# 6.6 Write to Memory Array (WRITE)

As shown in *Figure 13*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D).

The instruction is terminated by driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data. The self-timed Write cycle, triggered by the Chip Select  $(\overline{S})$  rising edge, continues for a period  $t_W$  (as specified in AC characteristics in *Section 9: DC and AC parameters*), at the end of which the Write in Progress (WIP) bit is reset to 0.

C Instruction Inst

Figure 13. Byte Write (WRITE) sequence

1. Depending on the memory size, as shown in Table 4, the most significant address bits are Don't Care.

In the case of *Figure 13*, Chip Select  $(\overline{S})$  is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. However, if Chip Select  $(\overline{S})$  continues to be driven low, as shown in *Figure 14*, the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle.

Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If more bytes are sent than will fit up to the end of the page, a condition known as "roll-over" occurs. In case of roll-over, the bytes exceeding the page size are overwritten from location 0 of the same page.

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before).
- if a Write cycle is already in progress,
- if the device has not been deselected, by driving high Chip Select (S), at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in),
- if the addressed page is in the region protected by the Block Protect (BP1 and BP0) bits.

Note:

The self-timed write cycle  $t_W$  is internally executed as a sequence of two consecutive events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1".

Figure 14. Page Write (WRITE) sequence



1. Depending on the memory size, as shown in *Table 4*, the most significant address bits are Don't Care.

577

# 7 Power-up and delivery state

### 7.1 Power-up state

After power-up, the device is in the following state:

- Standby power mode,
- deselected (after power-up, a falling edge is required on Chip Select ( $\overline{S}$ ) before any instructions can be started),
- not in the Hold condition,
- the Write Enable Latch (WEL) is reset to 0,
- Write In Progress (WIP) is reset to 0.

The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous power-down (they are non-volatile bits).

## 7.2 Initial delivery state

The device is delivered with the memory array bits and identification page bits set to all 1s (each byte = FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.

# 8 Maximum rating

Stressing the device outside the ratings listed in *Table 7* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 7. Absolute maximum ratings

| Symbol            | Parameter                                                         |       | Max.                 | Unit |
|-------------------|-------------------------------------------------------------------|-------|----------------------|------|
|                   | Ambient operating temperature                                     | -40   | 130                  | °C   |
| T <sub>STG</sub>  | Storage temperature                                               | -65   | 150                  | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                                 | See   | note (1)             | °C   |
| V <sub>O</sub>    | Output voltage                                                    | -0.50 | V <sub>CC</sub> +0.6 | V    |
| VI                | Input voltage                                                     | -0.50 | 6.5                  | ٧    |
| V <sub>CC</sub>   | Supply voltage                                                    | -0.50 | 6.5                  | V    |
| I <sub>OL</sub>   | DC output current (Q = 0)                                         |       | 5                    | mA   |
| I <sub>OH</sub>   | DC output current (Q = 1)                                         |       | 5                    | mA   |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (human body model) <sup>(2)</sup> |       | 4000                 | V    |

Compliant with JEDEC Std J-STD-020 (for small body, Sn-Pb or Pb assembly), with the ST ECOPACK® 7191395 specification, and with the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100 pF, R1=1500 Ω, R2=500 Ω).

# 9 DC and AC parameters

This section summarizes the operating conditions and the DC/AC characteristics of the device.

Table 8. Operating conditions (M95160, device grade 6)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 4.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

#### Table 9. Operating conditions (M95160-W, device grade 6)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 2.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

#### Table 10. Operating conditions (M95160-R, device grade 6)

| Symbol         | Parameter                     | Min. | Max. | Unit |
|----------------|-------------------------------|------|------|------|
| $V_{CC}$       | Supply voltage                | 1.8  | 5.5  | V    |
| T <sub>A</sub> | Ambient operating temperature | -40  | 85   | °C   |

#### Table 11. Operating conditions (M95160-F, device grade 6)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 1.7  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

#### Table 12. AC measurement conditions

| Symbol         | Parameter                                                                             | Min.                                       | Max. | Unit |
|----------------|---------------------------------------------------------------------------------------|--------------------------------------------|------|------|
| C <sub>L</sub> | Load capacitance                                                                      | 3                                          | 0    | pF   |
|                | Input rise and fall times                                                             |                                            | 50   | ns   |
|                | Input pulse voltages                                                                  | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> |      | V    |
|                | Input and output timing reference voltages 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> |                                            | V    |      |

Figure 15. AC measurement I/O waveform



Table 13. Capacitance

| Symbol           | Parameter                      | Test conditions <sup>(1)</sup> | Min. | Max. | Unit |
|------------------|--------------------------------|--------------------------------|------|------|------|
| C <sub>OUT</sub> | Output capacitance (Q)         | V <sub>OUT</sub> = 0 V         |      | 8    | pF   |
|                  | Input capacitance (D)          | V <sub>IN</sub> = 0 V          |      | 8    | pF   |
| C <sub>IN</sub>  | Input capacitance (other pins) | V <sub>IN</sub> = 0 V          |      | 6    | pF   |

<sup>1.</sup> Sampled only, not 100% tested, at  $T_A$  = 25 °C and a frequency of 5 MHz.

Table 14. Memory cell data retention

| Parameter                     | Test conditions | Min.      | Unit  |
|-------------------------------|-----------------|-----------|-------|
| Data retention <sup>(1)</sup> | TA = 55 °C      | 40        | Year  |
| Cycling                       | TA = 25 °C      | 1 million | Cycle |

<sup>1.</sup> The data retention behavior is checked in production. The 40-year limit is defined from characterization and qualification results.

Table 15. DC characteristics (M95160, device grade 6)

| Symbol                          | Parameter                        | Parameter Test conditions in addition to those defined in <i>Table 8</i> and <i>Table 12</i> |                     | Max.                | Unit |
|---------------------------------|----------------------------------|----------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>                 | Input leakage current            | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                |                     | ± 2                 | μΑ   |
| I <sub>LO</sub>                 | Output leakage current           | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                 |                     | ± 2                 | μΑ   |
| I <sub>CC</sub>                 | Supply current (Read)            | $C = 0.1 V_{CC}/0.9 V_{CC}$ at 10 MHz, $V_{CC} = 5 V$ , $Q = open$                           |                     | 5                   | mA   |
| I <sub>CC1</sub>                | Supply current (Standby)         | $\overline{S} = V_{CC}, V_{CC} = 5 V,$ $V_{IN} = V_{SS} \text{ or } V_{CC}$                  |                     | 2                   | μΑ   |
| V <sub>IL</sub>                 | Input low voltage                |                                                                                              | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>                 | Input high voltage               |                                                                                              | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub> <sup>(1)</sup>  | Output low voltage               | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{ V}$                                                |                     | 0.4                 | V    |
| V <sub>OH</sub> <sup>(1)</sup>  | Output high voltage              | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$                                               | 0.8 V <sub>CC</sub> |                     | V    |
| V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage |                                                                                              | 2.5                 | 3.5                 | V    |

<sup>1.</sup> For all 5 V range devices, the device meets the output requirements for both TTL and CMOS standards.

<sup>2.</sup> Characterized only, not tested in production.

Table 16. DC characteristics (M95160-W, device grade 6)

| Symbol                          | Parameter                                 | Test conditions in addition to those defined in <i>Table 9</i> and <i>Table 12</i>          | Min.                | Max.                | Unit |
|---------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>                 | Input leakage current                     | $V_{IN} = V_{SS}$ or $V_{CC}$                                                               |                     | ± 2                 | μΑ   |
| I <sub>LO</sub>                 | Output leakage current                    | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                |                     | ± 2                 | μΑ   |
|                                 | Supply current                            | C = 0.1 V <sub>CC</sub> /0.9 V <sub>CC</sub> at 5 MHz,<br>V <sub>CC</sub> = 2.5 V, Q = open |                     | 2                   | mA   |
| Icc                             | (Read)                                    | $C = 0.1 V_{CC}/0.9 V_{CC}$ at 10 MHz,<br>$V_{CC} = 2.5 V$ , $Q = open$                     |                     | 5                   | IIIA |
| I <sub>CC1</sub>                | Supply current<br>(Standby Power<br>mode) | $\overline{S} = V_{CC}$ , 2.5 V < $V_{CC}$ < 5.5 V $V_{IN} = V_{SS}$ or $V_{CC}$            |                     | 2                   | μΑ   |
| V <sub>IL</sub>                 | Input low voltage                         |                                                                                             | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>                 | Input high voltage                        |                                                                                             | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>                 | Output low voltage                        | $I_{OL} = 1.5 \text{ mA}, V_{CC} = 2.5 \text{ V}$                                           |                     | 0.4                 | ٧    |
| V <sub>OH</sub>                 | Output high voltage                       | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$                                          | 0.8 V <sub>CC</sub> |                     | V    |
| V <sub>RES</sub> <sup>(1)</sup> | Internal reset<br>threshold voltage       |                                                                                             | 1.0                 | 1.65                | V    |

<sup>1.</sup> Characterized only, not tested in production.

Table 17. DC characteristics (M95160-R, device grade 6)

| Symbol                          | Parameter                        | Test conditions in addition to those defined in <i>Table 10</i> and <i>Table 12</i> <sup>(1)</sup>                                                                   | Min.                 | Max.                 | Unit |
|---------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| I <sub>LI</sub>                 | Input leakage current            | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                                                                                        |                      | ± 2                  | μΑ   |
| I <sub>LO</sub>                 | Output leakage current           | $\overline{S} = V_{CC}$ , voltage applied on $Q = V_{SS}$ or $V_{CC}$                                                                                                |                      | ± 2                  | μΑ   |
| 1                               | Supply current                   | $V_{CC} = 1.8 \text{ V, C} = 0.1 \text{ V}_{CC} \text{ or } 0.9 \text{ V}_{CC}$ $f_{C} = 5 \text{ MHz, Q} = \text{open}$                                             |                      | 2                    | mA   |
| ICCR                            | (Read)                           | $V_{CC}$ = 2.5 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ , $f_{C}$ = 5 MHz, Q = open                                                                                       |                      | 3                    | IIIA |
|                                 | Supply current<br>(Standby)      | $V_{CC} = 5.0 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                  |                      | 2                    |      |
| I <sub>CC1</sub>                |                                  | 1 V a a = 2 5 V S = V a a V m = V a a Or V a a                                                                                                                       |                      | 1                    | μΑ   |
|                                 |                                  | $V_{CC}$ = 1.8 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                                                                        |                      | 1                    |      |
| V                               |                                  | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                                                                      | -0.45                | 0.3 V <sub>CC</sub>  | V    |
| $V_{IL}$                        | input low voltage                | nput low voltage 1.8 V < V <sub>CC</sub> < 2.5 V                                                                                                                     |                      | 0.25 V <sub>CC</sub> | V    |
| V                               | Input high voltage               | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                                                                      | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +1   | V    |
| $V_{IH}$                        | Input high voltage               | 1.8 V < V <sub>CC</sub> < 2.5 V                                                                                                                                      | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +1   | ľ    |
| V <sub>OL</sub>                 | Output low voltage               | $V_{CC} = 2.5 \text{ V}, I_{OL} = 1.5 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OL} = 2 \text{ mA}$                                                             |                      | 0.2 V <sub>CC</sub>  | ٧    |
|                                 |                                  | V <sub>CC</sub> = 1.8 V, I <sub>OL</sub> = 0.15 mA                                                                                                                   |                      | 0.3                  |      |
| V <sub>OH</sub>                 | Output high voltage              | $V_{CC} = 2.5 \text{ V}, I_{OH} = -0.4 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OH} = -2 \text{ mA},$<br>or $V_{CC} = 1.8 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 0.8 V <sub>CC</sub>  |                      | V    |
| V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage |                                                                                                                                                                      | 1.0                  | 1.65                 | V    |

<sup>1.</sup> If the application uses the M95160-R device with 2.5 V <  $V_{CC}$  < 5.5 V and -40 °C < TA < +85 °C, please refer to *Table 16: DC characteristics (M95160-W, device grade 6)*, rather than to the above table.

<sup>2.</sup> Characterized only, not tested in production.

Table 18. DC characteristics (M95160-F, device grade 6)

| Symbol                          | Parameter                        | Test conditions in addition to those defined in <i>Table 11</i> and <i>Table 12</i> <sup>(1)</sup>                                                                   | Min.                 | Max.                 | Unit |
|---------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| I <sub>LI</sub>                 | Input leakage current            | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                                                                                        |                      | ± 2                  | μΑ   |
| I <sub>LO</sub>                 | Output leakage current           | $S = V_{CC}$ , voltage applied on $Q = V_{SS}$ or $V_{CC}$                                                                                                           |                      | ± 2                  | μΑ   |
|                                 | Cumply gurrant (Pand)            | $V_{CC}$ = 2.5 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ , $f_{C}$ = 5 MHz, Q = open                                                                                       |                      | 3                    | mA   |
| ICCR                            | Supply current (Read)            | $V_{CC}$ = 1.7 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ $f_{C}$ = 3.5 MHz, Q = open                                                                                       |                      | 2                    | mA   |
|                                 |                                  | $V_{CC} = 5.0 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                  |                      | 2                    | μΑ   |
| I <sub>CC1</sub>                | Supply current (Standby)         | $V_{CC}$ = 2.5 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                                                                        |                      | 1                    | μΑ   |
|                                 |                                  | $V_{CC} = 1.7 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                  |                      | 1                    | μΑ   |
|                                 |                                  | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                                                                      | -0.45                | 0.3 V <sub>CC</sub>  | V    |
| V <sub>IL</sub>                 | Input low voltage                | 1.8 < V <sub>CC</sub> < 2.5 V                                                                                                                                        | -0.45                | 0.25 V <sub>CC</sub> | V    |
|                                 |                                  | 1.7 V < V <sub>CC</sub> < 1.8 V                                                                                                                                      | -0.45                | 0.2 V <sub>CC</sub>  | V    |
| V                               | Input high valtage               | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                                                                      | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +1   | V    |
| V <sub>IH</sub>                 | Input high voltage               | 1.7 V < V <sub>CC</sub> < 2.5 V                                                                                                                                      | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +1   | V    |
| V <sub>OL</sub>                 | Output low voltage               | $V_{CC} = 2.5 \text{ V}, I_{OL} = 1.5 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OL} = 2 \text{ mA}$                                                             |                      | 0.2 V <sub>CC</sub>  | V    |
|                                 |                                  | V <sub>CC</sub> = 1.7 V, I <sub>OL</sub> = 0.15 mA                                                                                                                   |                      | 0.2                  | V    |
| V <sub>OH</sub>                 | Output high voltage              | $V_{CC} = 2.5 \text{ V}, I_{OH} = -0.4 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OH} = -2 \text{ mA},$<br>or $V_{CC} = 1.7 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 0.8 V <sub>CC</sub>  |                      | ٧    |
| V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage |                                                                                                                                                                      | 1.0                  | 1.65                 | V    |

<sup>1.</sup> If the application uses the M95160-F device with 2.5 V < V<sub>CC</sub> < 5.5 V and -40 °C < TA < +85 °C, please refer to *Table 16: DC characteristics (M95160-W, device grade 6)*, rather than to the above table.

<sup>2.</sup> Characterized only, not tested in production.

Table 19. AC characteristics (M95160-W, device grade 6)

| Test conditions specified in Table 9 and Table 12 |                   |                                              |      |      |      |  |  |  |  |
|---------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--|--|--|--|
| Symbol                                            | Alt.              | Parameter                                    | Min. | Max. | Unit |  |  |  |  |
| $f_{\mathbb{C}}$                                  | f <sub>SCK</sub>  | Clock frequency                              | D.C. | 10   | MHz  |  |  |  |  |
| t <sub>SLCH</sub>                                 | t <sub>CSS1</sub> | S active setup time                          | 30   |      | ns   |  |  |  |  |
| t <sub>SHCH</sub>                                 | t <sub>CSS2</sub> | S not active setup time                      | 30   |      | ns   |  |  |  |  |
| t <sub>SHSL</sub>                                 | t <sub>CS</sub>   | S deselect time                              | 40   |      | ns   |  |  |  |  |
| t <sub>CHSH</sub>                                 | t <sub>CSH</sub>  | S active hold time                           | 30   |      | ns   |  |  |  |  |
| t <sub>CHSL</sub>                                 |                   | S not active hold time                       | 30   |      | ns   |  |  |  |  |
| t <sub>CH</sub> <sup>(1)</sup>                    | t <sub>CLH</sub>  | Clock high time                              | 40   |      | ns   |  |  |  |  |
| t <sub>CL</sub> <sup>(1)</sup>                    | t <sub>CLL</sub>  | Clock low time                               | 40   |      | ns   |  |  |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup>                  | t <sub>RC</sub>   | Clock rise time                              |      | 2    | μs   |  |  |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup>                  | t <sub>FC</sub>   | Clock fall time                              |      | 2    | μs   |  |  |  |  |
| t <sub>DVCH</sub>                                 | t <sub>DSU</sub>  | Data in setup time                           | 10   |      | ns   |  |  |  |  |
| t <sub>CHDX</sub>                                 | t <sub>DH</sub>   | Data in hold time                            | 10   |      | ns   |  |  |  |  |
| t <sub>HHCH</sub>                                 |                   | Clock low hold time after HOLD not active    | 30   |      | ns   |  |  |  |  |
| t <sub>HLCH</sub>                                 |                   | Clock low hold time after HOLD active        | 30   |      | ns   |  |  |  |  |
| t <sub>CLHL</sub>                                 |                   | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |  |  |
| t <sub>CLHH</sub>                                 |                   | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |  |  |
| t <sub>SHQZ</sub> (2)                             | t <sub>DIS</sub>  | Output disable time                          |      | 40   | ns   |  |  |  |  |
| t <sub>CLQV</sub>                                 | t <sub>V</sub>    | Clock low to output valid                    |      | 40   | ns   |  |  |  |  |
| t <sub>CLQX</sub>                                 | t <sub>HO</sub>   | Output hold time                             | 0    |      | ns   |  |  |  |  |
| t <sub>QLQH</sub> (2)                             | t <sub>RO</sub>   | Output rise time                             |      | 40   | ns   |  |  |  |  |
| t <sub>QHQL</sub> (2)                             | t <sub>FO</sub>   | Output fall time                             |      | 40   | ns   |  |  |  |  |
| t <sub>HHQV</sub>                                 | t <sub>LZ</sub>   | HOLD high to output valid                    |      | 40   | ns   |  |  |  |  |
| t <sub>HLQZ</sub> (2)                             | t <sub>HZ</sub>   | HOLD low to output high-Z                    |      | 40   | ns   |  |  |  |  |
| t <sub>W</sub>                                    | t <sub>WC</sub>   | Write time                                   |      | 5    | ms   |  |  |  |  |

<sup>1.</sup>  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

<sup>2.</sup> Characterized only, not tested in production.

Table 20. AC characteristics (M95160-R, device grade 6)

| Test conditions specified in <i>Table 10</i> and <i>Table 12</i> |                   |                                              |      |      |      |  |  |  |  |
|------------------------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--|--|--|--|
| Symbol                                                           | Alt.              | Parameter                                    | Min. | Max. | Unit |  |  |  |  |
| f <sub>C</sub>                                                   | f <sub>SCK</sub>  | Clock frequency                              | D.C. | 5    | MHz  |  |  |  |  |
| t <sub>SLCH</sub>                                                | t <sub>CSS1</sub> | S active setup time                          | 60   |      | ns   |  |  |  |  |
| t <sub>SHCH</sub>                                                | t <sub>CSS2</sub> | S not active setup time                      | 60   |      | ns   |  |  |  |  |
| t <sub>SHSL</sub>                                                | t <sub>CS</sub>   | S deselect time                              | 90   |      | ns   |  |  |  |  |
| t <sub>CHSH</sub>                                                | t <sub>CSH</sub>  | S active hold time                           | 60   |      | ns   |  |  |  |  |
| t <sub>CHSL</sub>                                                |                   | S not active hold time                       | 60   |      | ns   |  |  |  |  |
| t <sub>CH</sub> <sup>(1)</sup>                                   | t <sub>CLH</sub>  | Clock high time                              | 80   |      | ns   |  |  |  |  |
| t <sub>CL</sub> <sup>(1)</sup>                                   | t <sub>CLL</sub>  | Clock low time                               | 80   |      | ns   |  |  |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup>                                 | t <sub>RC</sub>   | Clock rise time                              |      | 2    | μs   |  |  |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup>                                 | t <sub>FC</sub>   | Clock fall time                              |      | 2    | μs   |  |  |  |  |
| t <sub>DVCH</sub>                                                | t <sub>DSU</sub>  | Data in setup time                           | 20   |      | ns   |  |  |  |  |
| t <sub>CHDX</sub>                                                | t <sub>DH</sub>   | Data in hold time                            | 20   |      | ns   |  |  |  |  |
| t <sub>HHCH</sub>                                                |                   | Clock low hold time after HOLD not active    | 60   |      | ns   |  |  |  |  |
| t <sub>HLCH</sub>                                                |                   | Clock low hold time after HOLD active        | 60   |      | ns   |  |  |  |  |
| t <sub>CLHL</sub>                                                |                   | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |  |  |
| t <sub>CLHH</sub>                                                |                   | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |  |  |
| t <sub>SHQZ</sub> (2)                                            | t <sub>DIS</sub>  | Output disable time                          |      | 80   | ns   |  |  |  |  |
| t <sub>CLQV</sub>                                                | t <sub>V</sub>    | Clock low to output valid                    |      | 80   | ns   |  |  |  |  |
| t <sub>CLQX</sub>                                                | t <sub>HO</sub>   | Output hold time                             | 0    |      | ns   |  |  |  |  |
| t <sub>QLQH</sub> (2)                                            | t <sub>RO</sub>   | Output rise time                             |      | 80   | ns   |  |  |  |  |
| t <sub>QHQL</sub> <sup>(2)</sup>                                 | t <sub>FO</sub>   | Output fall time                             |      | 80   | ns   |  |  |  |  |
| t <sub>HHQV</sub>                                                | $t_{LZ}$          | HOLD high to output valid                    |      | 80   | ns   |  |  |  |  |
| t <sub>HLQZ</sub> <sup>(2)</sup>                                 | t <sub>HZ</sub>   | HOLD low to output high-Z                    |      | 80   | ns   |  |  |  |  |
| t <sub>W</sub>                                                   | t <sub>WC</sub>   | Write time                                   |      | 5    | ms   |  |  |  |  |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

<sup>2.</sup> Characterized only, not tested in production.

Table 21. AC characteristics (M95160-F, device grade 6)

|                                  | Test conditions specified in <i>Table 11</i> and <i>Table 12</i> |                                              |      |      |      |  |  |  |  |  |
|----------------------------------|------------------------------------------------------------------|----------------------------------------------|------|------|------|--|--|--|--|--|
| Symbol                           | Alt.                                                             | Parameter                                    | Min. | Max. | Unit |  |  |  |  |  |
| f <sub>C</sub>                   | f <sub>SCK</sub>                                                 | Clock frequency                              | D.C. | 3.5  | MHz  |  |  |  |  |  |
| t <sub>SLCH</sub>                | t <sub>CSS1</sub>                                                | S active setup time                          | 85   |      | ns   |  |  |  |  |  |
| t <sub>SHCH</sub>                | t <sub>CSS2</sub>                                                | S not active setup time                      | 85   |      | ns   |  |  |  |  |  |
| t <sub>SHSL</sub>                | t <sub>CS</sub>                                                  | S deselect time                              | 120  |      | ns   |  |  |  |  |  |
| t <sub>CHSH</sub>                | t <sub>CSH</sub>                                                 | S active hold time                           | 85   |      | ns   |  |  |  |  |  |
| t <sub>CHSL</sub>                |                                                                  | S not active hold time                       | 85   |      | ns   |  |  |  |  |  |
| t <sub>CH</sub> <sup>(1)</sup>   | t <sub>CLH</sub>                                                 | Clock high time                              | 110  |      | ns   |  |  |  |  |  |
| t <sub>CL</sub> <sup>(1)</sup>   | t <sub>CLL</sub>                                                 | Clock low time                               | 110  |      | ns   |  |  |  |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub>                                                  | Clock rise time                              |      | 2    | μs   |  |  |  |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub>                                                  | Clock fall time                              |      | 2    | μs   |  |  |  |  |  |
| t <sub>DVCH</sub>                | t <sub>DSU</sub>                                                 | Data in setup time                           | 30   |      | ns   |  |  |  |  |  |
| t <sub>CHDX</sub>                | t <sub>DH</sub>                                                  | Data in hold time                            | 30   |      | ns   |  |  |  |  |  |
| t <sub>HHCH</sub>                |                                                                  | Clock low hold time after HOLD not active    | 85   |      | ns   |  |  |  |  |  |
| t <sub>HLCH</sub>                |                                                                  | Clock low hold time after HOLD active        | 85   |      | ns   |  |  |  |  |  |
| t <sub>CLHL</sub>                |                                                                  | Clock low set-up time before HOLD active     | 0    |      | 0    |  |  |  |  |  |
| t <sub>CLHH</sub>                |                                                                  | Clock low set-up time before HOLD not active | 0    |      | 0    |  |  |  |  |  |
| t <sub>SHQZ</sub> <sup>(2)</sup> | t <sub>DIS</sub>                                                 | Output disable time                          |      | 120  | ns   |  |  |  |  |  |
| t <sub>CLQV</sub>                | t <sub>V</sub>                                                   | Clock low to output valid                    |      | 120  | ns   |  |  |  |  |  |
| t <sub>CLQX</sub>                | t <sub>HO</sub>                                                  | Output hold time                             | 0    |      | ns   |  |  |  |  |  |
| t <sub>QLQH</sub> (2)            | t <sub>RO</sub>                                                  | Output rise time                             |      | 100  | ns   |  |  |  |  |  |
| t <sub>QHQL</sub> <sup>(2)</sup> | t <sub>FO</sub>                                                  | Output fall time                             |      | 100  | ns   |  |  |  |  |  |
| t <sub>HHQV</sub>                | t <sub>LZ</sub>                                                  | HOLD high to output valid                    |      | 110  | ns   |  |  |  |  |  |
| t <sub>HLQZ</sub> (2)            | t <sub>HZ</sub>                                                  | HOLD low to output high-Z                    |      | 110  | ns   |  |  |  |  |  |
| t <sub>W</sub>                   | t <sub>WC</sub>                                                  | Write time                                   |      | 5    | ms   |  |  |  |  |  |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}$ (max).

<sup>2.</sup> Characterized only, not tested in production.

The values in the following table must not be considered for any new design.

Table 22. AC characteristics (M95160, device grade 6)
End of life products: these values apply only to M95160-MN6TP/S devices

| Test conditions specified in <i>Table 8</i> and <i>Table 12</i> |                   |                                              |      |      |      |  |  |  |
|-----------------------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--|--|--|
| Symbol                                                          | Alt.              | Parameter                                    | Min. | Max. | Unit |  |  |  |
| f <sub>C</sub>                                                  | f <sub>SCK</sub>  | Clock frequency                              | D.C. | 10   | MHz  |  |  |  |
| t <sub>SLCH</sub>                                               | t <sub>CSS1</sub> | S active setup time                          | 15   |      | ns   |  |  |  |
| t <sub>SHCH</sub>                                               | t <sub>CSS2</sub> | S not active setup time                      | 15   |      | ns   |  |  |  |
| t <sub>SHSL</sub>                                               | t <sub>CS</sub>   | S deselect time                              | 40   |      | ns   |  |  |  |
| t <sub>CHSH</sub>                                               | t <sub>CSH</sub>  | S active hold time                           | 25   |      | ns   |  |  |  |
| t <sub>CHSL</sub>                                               |                   | S not active hold time                       | 15   |      | ns   |  |  |  |
| t <sub>CH</sub> <sup>(1)</sup>                                  | t <sub>CLH</sub>  | Clock high time                              | 40   |      | ns   |  |  |  |
| t <sub>CL</sub> <sup>(1)</sup>                                  | t <sub>CLL</sub>  | Clock low time                               | 40   |      | ns   |  |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup>                                | t <sub>RC</sub>   | Clock rise time                              |      | 1    | μs   |  |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup>                                | t <sub>FC</sub>   | Clock fall time                              |      | 1    | μs   |  |  |  |
| t <sub>DVCH</sub>                                               | t <sub>DSU</sub>  | Data in setup time                           | 15   |      | ns   |  |  |  |
| t <sub>CHDX</sub>                                               | t <sub>DH</sub>   | Data in hold time                            | 15   |      | ns   |  |  |  |
| t <sub>HHCH</sub>                                               |                   | Clock low hold time after HOLD not active    | 15   |      | ns   |  |  |  |
| t <sub>HLCH</sub>                                               |                   | Clock low hold time after HOLD active        | 20   |      | ns   |  |  |  |
| t <sub>CLHL</sub>                                               |                   | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |  |
| t <sub>CLHH</sub>                                               |                   | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |  |
| t <sub>SHQZ</sub> (2)                                           | t <sub>DIS</sub>  | Output disable time                          |      | 25   | ns   |  |  |  |
| t <sub>CLQV</sub>                                               | t <sub>V</sub>    | Clock low to output valid                    |      | 35   | ns   |  |  |  |
| t <sub>CLQX</sub>                                               | t <sub>HO</sub>   | Output hold time                             | 0    |      | ns   |  |  |  |
| t <sub>QLQH</sub> (2)                                           | t <sub>RO</sub>   | Output rise time                             |      | 20   | ns   |  |  |  |
| t <sub>QHQL</sub> (2)                                           | t <sub>FO</sub>   | Output fall time                             |      | 20   | ns   |  |  |  |
| t <sub>HHQV</sub>                                               | t <sub>LZ</sub>   | HOLD high to output valid                    |      | 25   | ns   |  |  |  |
| t <sub>HLQZ</sub> (2)                                           | t <sub>HZ</sub>   | HOLD low to output high-Z                    |      | 35   | ns   |  |  |  |
| t <sub>W</sub>                                                  | t <sub>WC</sub>   | Write Time                                   |      | 5    | ms   |  |  |  |

<sup>1.</sup>  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

<sup>2.</sup> Characterized only, not tested in production.

The values in the following table must not be considered for any new design.

Table 23. AC characteristics (M95160-W, device grade 6)
End of life products: these values apply only to M95160-WMN6TP/S and M95160-WDW6TP/S devices)

|                                  | Test conditions specified in <i>Table 9</i> and <i>Table 12</i> |                                              |      |      |      |  |  |  |  |  |
|----------------------------------|-----------------------------------------------------------------|----------------------------------------------|------|------|------|--|--|--|--|--|
| Symbol                           | Alt.                                                            | Parameter                                    | Min. | Max. | Unit |  |  |  |  |  |
| f <sub>C</sub>                   | f <sub>SCK</sub>                                                | Clock frequency                              | D.C. | 5    | MHz  |  |  |  |  |  |
| t <sub>SLCH</sub>                | t <sub>CSS1</sub>                                               | S active setup time                          | 90   |      | ns   |  |  |  |  |  |
| t <sub>SHCH</sub>                | t <sub>CSS2</sub>                                               | S not active setup time                      | 90   |      | ns   |  |  |  |  |  |
| t <sub>SHSL</sub>                | t <sub>CS</sub>                                                 | S deselect time                              | 100  |      | ns   |  |  |  |  |  |
| t <sub>CHSH</sub>                | t <sub>CSH</sub>                                                | S active hold time                           | 90   |      | ns   |  |  |  |  |  |
| t <sub>CHSL</sub>                |                                                                 | S not active hold time                       | 90   |      | ns   |  |  |  |  |  |
| t <sub>CH</sub> <sup>(1)</sup>   | t <sub>CLH</sub>                                                | Clock high time                              | 90   |      | ns   |  |  |  |  |  |
| t <sub>CL</sub> <sup>(1)</sup>   | t <sub>CLL</sub>                                                | Clock low time                               | 90   |      | ns   |  |  |  |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub>                                                 | Clock rise time                              |      | 1    | μs   |  |  |  |  |  |
| t <sub>CHCL</sub> (2)            | t <sub>FC</sub>                                                 | Clock fall time                              |      | 1    | μs   |  |  |  |  |  |
| t <sub>DVCH</sub>                | t <sub>DSU</sub>                                                | Data in setup time                           | 20   |      | ns   |  |  |  |  |  |
| t <sub>CHDX</sub>                | t <sub>DH</sub>                                                 | Data in hold time                            | 30   |      | ns   |  |  |  |  |  |
| t <sub>HHCH</sub>                |                                                                 | Clock low hold time after HOLD not active    | 70   |      | ns   |  |  |  |  |  |
| t <sub>HLCH</sub>                |                                                                 | Clock low hold time after HOLD active        | 40   |      | ns   |  |  |  |  |  |
| t <sub>CLHL</sub>                |                                                                 | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |  |  |  |
| t <sub>CLHH</sub>                |                                                                 | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |  |  |  |
| t <sub>SHQZ</sub> (2)            | t <sub>DIS</sub>                                                | Output disable time                          |      | 100  | ns   |  |  |  |  |  |
| t <sub>CLQV</sub>                | t <sub>V</sub>                                                  | Clock low to output valid                    |      | 60   | ns   |  |  |  |  |  |
| t <sub>CLQX</sub>                | t <sub>HO</sub>                                                 | Output hold time                             | 0    |      | ns   |  |  |  |  |  |
| t <sub>QLQH</sub> (2)            | t <sub>RO</sub>                                                 | Output rise time                             |      | 50   | ns   |  |  |  |  |  |
| t <sub>QHQL</sub> (2)            | t <sub>FO</sub>                                                 | Output fall time                             |      | 50   | ns   |  |  |  |  |  |
| t <sub>HHQV</sub>                | $t_{LZ}$                                                        | HOLD high to output valid                    |      | 50   | ns   |  |  |  |  |  |
| t <sub>HLQZ</sub> (2)            | t <sub>HZ</sub>                                                 | HOLD low to output high-Z                    |      | 100  | ns   |  |  |  |  |  |
| t <sub>W</sub>                   | t <sub>WC</sub>                                                 | Write time                                   |      | 5    | ms   |  |  |  |  |  |

<sup>1.</sup>  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

<sup>2.</sup> Characterized only, not tested in production.

Figure 16. Serial input timing



Figure 17. Hold timing



Figure 18. Serial output timing



# 10 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Figure 19. SO8N - 8-lead plastic small outline, 150 mils body width, package outline

1. Drawing is not to scale.

Table 24. SO8N - 8-lead plastic small outline, 150 mils body width, mechanical data

| Cymbal |       | millimeters |       | inches <sup>(1)</sup> |        |        |
|--------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol | Тур   | Min         | Max   | Тур                   | Min    | Max    |
| Α      |       |             | 1.750 |                       |        | 0.0689 |
| A1     |       | 0.100       | 0.250 |                       | 0.0039 | 0.0098 |
| A2     |       | 1.250       |       |                       | 0.0492 |        |
| b      |       | 0.280       | 0.480 |                       | 0.0110 | 0.0189 |
| С      |       | 0.170       | 0.230 |                       | 0.0067 | 0.0091 |
| ccc    |       |             | 0.100 |                       |        | 0.0039 |
| D      | 4.900 | 4.800       | 5.000 | 0.1929                | 0.1890 | 0.1969 |
| Е      | 6.000 | 5.800       | 6.200 | 0.2362                | 0.2283 | 0.2441 |
| E1     | 3.900 | 3.800       | 4.000 | 0.1535                | 0.1496 | 0.1575 |
| е      | 1.270 | -           | -     | 0.0500                | -      | -      |
| h      |       | 0.250       | 0.500 |                       | 0.0098 | 0.0197 |
| k      |       | 0°          | 8°    |                       | 0°     | 8°     |
| L      |       | 0.400       | 1.270 |                       | 0.0157 | 0.0500 |
| L1     | 1.040 |             |       | 0.0409                |        |        |

<sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits.

Figure 20. TSSOP8 – 8-lead thin shrink small outline, package outline

1. Drawing is not to scale.

Table 25. TSSOP8 – 8-lead thin shrink small outline, package mechanical data

| Symbol |       | millimeters |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------|-------------|-------|-----------------------|--------|--------|--|
| Symbol | Тур   | Min         | Max   | Тур                   | Min    | Max    |  |
| Α      |       |             | 1.200 |                       |        | 0.0472 |  |
| A1     |       | 0.050       | 0.150 |                       | 0.0020 | 0.0059 |  |
| A2     | 1.000 | 0.800       | 1.050 | 0.0394                | 0.0315 | 0.0413 |  |
| b      |       | 0.190       | 0.300 |                       | 0.0075 | 0.0118 |  |
| С      |       | 0.090       | 0.200 |                       | 0.0035 | 0.0079 |  |
| СР     |       |             | 0.100 |                       |        | 0.0039 |  |
| D      | 3.000 | 2.900       | 3.100 | 0.1181                | 0.1142 | 0.1220 |  |
| е      | 0.650 | -           | -     | 0.0256                | -      | -      |  |
| Е      | 6.400 | 6.200       | 6.600 | 0.2520                | 0.2441 | 0.2598 |  |
| E1     | 4.400 | 4.300       | 4.500 | 0.1732                | 0.1693 | 0.1772 |  |
| L      | 0.600 | 0.450       | 0.750 | 0.0236                | 0.0177 | 0.0295 |  |
| L1     | 1.000 |             |       | 0.0394                |        |        |  |
| α      |       | 0°          | 8°    |                       | 0°     | 8°     |  |
| N      |       | 8           |       | 8                     |        |        |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits.

Pin 1

Pin 1

E

ZW\_MEeV2

Figure 21. UFDFPN8 (MLP8) – 8-lead ultra thin fine pitch dual flat no lead, package outline

- 1. Drawing is not to scale.
- 2. The central pad (area E2 by D2 in the above illustration) is internally pulled to V<sub>SS</sub>. It must not be connected to any other voltage or signal line on the PCB, for example during the soldering process.

Table 26. UFDFPN8 (MLP8) – 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, data

|                    | 2 x 3 mm, uata |             |       |        |                       |        |  |  |  |
|--------------------|----------------|-------------|-------|--------|-----------------------|--------|--|--|--|
| Symbol             |                | millimeters |       |        | inches <sup>(1)</sup> |        |  |  |  |
| Symbol -           | Тур            | Min         | Max   | Тур    | Min                   | Max    |  |  |  |
| Α                  | 0.550          | 0.450       | 0.600 | 0.0217 | 0.0177                | 0.0236 |  |  |  |
| A1                 | 0.020          | 0.000       | 0.050 | 0.0008 | 0.0000                | 0.0020 |  |  |  |
| b                  | 0.250          | 0.200       | 0.300 | 0.0098 | 0.0079                | 0.0118 |  |  |  |
| D                  | 2.000          | 1.900       | 2.100 | 0.0787 | 0.0748                | 0.0827 |  |  |  |
| D2 (rev MC)        |                | 1.200       | 1.600 |        | 0.0472                | 0.0630 |  |  |  |
| Е                  | 3.000          | 2.900       | 3.100 | 0.1181 | 0.1142                | 0.1220 |  |  |  |
| E2 (rev MC)        |                | 1.200       | 1.600 |        | 0.0472                | 0.0630 |  |  |  |
| е                  | 0.500          |             |       | 0.0197 |                       |        |  |  |  |
| K (rev MC)         |                | 0.300       |       |        | 0.0118                |        |  |  |  |
| L                  |                | 0.300       | 0.500 |        | 0.0118                | 0.0197 |  |  |  |
| L1                 |                |             | 0.150 |        |                       | 0.0059 |  |  |  |
| L3                 |                | 0.300       |       |        | 0.0118                |        |  |  |  |
| eee <sup>(2)</sup> |                | 0.080       |       |        | 0.0031                | _      |  |  |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits.

<sup>2.</sup> Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.



Figure 22. WLCSP-R - 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package outline

- 1. Primary datum Z and seating plane are defined by the spherical crowns of the bump.
- 2. Drawing is not to scale.
- 3. Preliminary data.

Table 27. WLCSP-R – 1.350 x 1.365 mm 0.4 mm pitch 8 bumps, package mechanical data (preliminary data)

| Symbol                        | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|-------------------------------|-------------|-------|-------|-----------------------|--------|--------|
|                               | Тур         | Min   | Max   | Тур                   | Min    | Max    |
| Α                             | 0.545       | 0.490 | 0.600 | 0.0193                | 0.0215 | 0.0236 |
| A1                            | 0.190       |       |       | 0.0075                |        |        |
| A2                            | 0.355       |       |       | 0.014                 |        |        |
| b <sup>(2)</sup>              | 0.270       | 0.240 | 0.300 | 0.0106                | 0.0094 | 0.0118 |
| D                             | 1.350       |       | 1.475 | 0.0531                |        | 0.0581 |
| E                             | 1.365       |       | 1.490 | 0.0537                |        | 0.0587 |
| е                             | 0.400       |       |       | 0.0157                |        |        |
| e1                            | 0.800       |       |       | 0.0315                |        |        |
| F                             | 0.282       |       |       | 0.0111                |        |        |
| G                             | 0.275       |       |       | 0.0108                |        |        |
| N (total number of terminals) | 8           |       |       | 8                     |        |        |
| aaa                           | 0.110       |       |       | 0.0043                |        |        |
| eee                           | 0.060       |       |       | 0.0024                |        |        |

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- 2. Dimension is measured at the maximum bump diameter parallel to primary datum Z.

# 11 Part numbering

Table 28. Ordering information scheme



/G or /S= Manufacturing technology code

- 1. All packages are ECOPACK2® (RoHS compliant and halogen-free).
- 2. The process letters apply to WLCSP devices only. The process letters appear on the device package (marking) and on the shipment box. Please contact your nearest ST Sales Office for further information.

# 12 Revision history

Table 29. Document revision history

| Date        | Revision | Changes                                                                                                                 |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------|
| 22-Mar-2012 | 1        | Initial release.                                                                                                        |
| 17-Dec-2012 | 2        | Updated:  - All information about package UFDFPN8  - Introduction of Description  - Section 7.2: Initial delivery state |
| 08-Jan-2013 | 3        | Updated plating technology in Section 11: Part numbering.                                                               |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

46/46 Doc ID 022580 Rev 3



# M95080 M95080-W M95080-R

# 8-Kbit serial SPI bus EEPROM with high-speed clock

Datasheet - production data

#### **Features**

- Compatible with the Serial Peripheral Interface (SPI) bus
- Memory array
  - 8 Kb (1 Kbyte) of EEPROM
  - Page size: 32 bytes
- Write
  - Byte Write within 5 ms
  - Page Write within 5 ms
- Write Protect: quarter, half or whole memory array
- High-speed clock: 10 MHz
- Single supply voltage:
  - 4.5 V to 5.5 V for M95080
  - 2.5 V to 5.5 V for M95080-W
  - 1.8 V to 5.5 V for M95080-R
- Operating temperature range: from -40°C up to +85°C
- Enhanced ESD protection
- More than 1 million Write cycles
- More than 40-year data retention
- Packages
  - RoHS compliant and halogen-free (ECOPACK<sup>®</sup>)



# **Contents**

| 1 | Desc  | cription                                       |
|---|-------|------------------------------------------------|
| 2 | Mem   | ory organization 8                             |
| 3 | Sign  | al description                                 |
|   | 3.1   | Serial Data Output (Q)                         |
|   | 3.2   | Serial Data Input (D) 9                        |
|   | 3.3   | Serial Clock (C) 9                             |
|   | 3.4   | Chip Select (S)                                |
|   | 3.5   | Hold (HOLD)                                    |
|   | 3.6   | Write Protect (W)                              |
|   | 3.7   | V <sub>CC</sub> supply voltage                 |
|   | 3.8   | V <sub>SS</sub> ground                         |
| 4 | Con   | necting to the SPI bus11                       |
|   | 4.1   | SPI modes                                      |
| 5 | Ope   | rating features13                              |
|   | 5.1   | Supply voltage (V <sub>CC</sub> )              |
|   |       | 5.1.1 Operating supply voltage V <sub>CC</sub> |
|   |       | 5.1.2 Device reset                             |
|   |       | 5.1.3 Power-up conditions                      |
|   |       | 5.1.4 Power-down                               |
|   | 5.2   | Active Power and Standby Power modes           |
|   | 5.3   | Hold condition                                 |
|   | 5.4   | Status Register                                |
|   | 5.5   | Data protection and protocol control           |
| 6 | Instr | ructions                                       |
|   | 6.1   | Write Enable (WREN)                            |
|   | 6.2   | Write Disable (WRDI)                           |
|   | 6.3   | Read Status Register (RDSR)                    |
|   |       | 6.3.1 WIP bit                                  |
|   |       |                                                |

|    |      | 6.3.2               | WEL bit                  | 18 |
|----|------|---------------------|--------------------------|----|
|    |      | 6.3.3               | BP1, BP0 bits            | 18 |
|    |      | 6.3.4               | SRWD bit                 | 19 |
|    | 6.4  | Write S             | Status Register (WRSR)   | 20 |
|    | 6.5  | Read f              | from Memory Array (READ) | 22 |
|    | 6.6  | Write t             | to Memory Array (WRITE)  | 23 |
| 7  | Pow  | er-up ar            | nd delivery state        | 25 |
|    | 7.1  | Power-              | r-up state               | 25 |
|    | 7.2  | Initial o           | delivery state           | 25 |
| 8  | Maxi | imum ra             | ating                    | 26 |
| 9  | DC a | ınd AC <sub>l</sub> | parameters               | 27 |
| 10 | Pack | age me              | echanical data           | 37 |
| 11 | Part | numbei              | ering                    | 40 |
| 12 | Revi | sion his            | story                    | 41 |

# List of tables

| Table 1.  | Signal names                                                              | 6    |
|-----------|---------------------------------------------------------------------------|------|
| Table 2.  | Write-protected block size                                                | . 15 |
| Table 3.  | Instruction set                                                           | . 16 |
| Table 4.  | Address range bits                                                        | . 16 |
| Table 5.  | Status Register format                                                    | . 19 |
| Table 6.  | Protection modes                                                          | . 21 |
| Table 7.  | Absolute maximum ratings                                                  | . 26 |
| Table 8.  | Operating conditions (M95080, device grade 6)                             | . 27 |
| Table 9.  | Operating conditions (M95080-W, device grade 6)                           | . 27 |
| Table 10. | Operating conditions (M95080-R, device grade 6)                           |      |
| Table 11. | AC measurement conditions                                                 |      |
| Table 12. | Capacitance                                                               |      |
| Table 13. | DC characteristics (M95080, device grade 6)                               |      |
| Table 14. | DC characteristics (M95080-W, device grade 6)                             | . 29 |
| Table 15. | DC characteristics (M95080-R, device grade 6)                             |      |
| Table 16. | AC characteristics (M95080-W, device grade 6)                             |      |
| Table 17. | AC characteristics (M95080-R, device grade 6)                             | . 32 |
| Table 18. | AC characteristics (M95080, device grade 6)                               |      |
|           | End of life products: these values apply only to M95080-MN6TP/S devices   | . 33 |
| Table 19. | AC characteristics (M95080-W, device grade 6)                             |      |
|           | End of life products: these values apply only to M95080-WMN6TP/S          |      |
|           | and M95080-WDW6TP/S devices)                                              |      |
| Table 20. | SO8N – 8-lead plastic small outline, 150 mils body width, mechanical data | . 37 |
| Table 21. | UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead     |      |
|           | 2 x 3 mm, data                                                            |      |
| Table 22. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data        |      |
| Table 23. | Ordering information scheme                                               |      |
| Table 24. | Document revision history                                                 | . 41 |

**577** 

# **List of figures**

| Figure 1.  | Logic diagram                                                             | 6  |
|------------|---------------------------------------------------------------------------|----|
| Figure 2.  | 8-pin package connections (top view)                                      |    |
| Figure 3.  | Block diagram                                                             |    |
| Figure 4.  | Bus master and memory devices on the SPI bus                              | 11 |
| Figure 5.  | SPI modes supported                                                       | 12 |
| Figure 6.  | Hold condition activation                                                 | 14 |
| Figure 7.  | Write Enable (WREN) sequence                                              | 16 |
| Figure 8.  | Write Disable (WRDI) sequence                                             | 17 |
| Figure 9.  | Read Status Register (RDSR) sequence                                      | 18 |
| Figure 10. | Write Status Register (WRSR) sequence                                     | 20 |
| Figure 11. | Read from Memory Array (READ) sequence                                    | 22 |
| Figure 12. | Byte Write (WRITE) sequence                                               | 23 |
| Figure 13. | Page Write (WRITE) sequence                                               | 24 |
| Figure 14. | AC measurement I/O waveform                                               | 27 |
| Figure 15. | Serial input timing                                                       | 35 |
| Figure 16. | Hold timing                                                               | 35 |
| Figure 17. | Serial output timing                                                      | 36 |
| Figure 18. | SO8N – 8-lead plastic small outline, 150 mils body width, package outline | 37 |
| Figure 19. | UFDFPN8 (MLP8) - 8-lead ultra thin fine pitch dual flat no lead, package  |    |
|            | outline                                                                   | 38 |
| Figure 20. | TSSOP8 – 8-lead thin shrink small outline, package outline                | 39 |
|            |                                                                           |    |



# 1 Description

The M95080 devices are Electrically Erasable PROgrammable Memories (EEPROMs) organized as 1024 x 8 bits, accessed through the SPI bus.

The M95080 devices can operate with a supply range from 1.8 V up to 5.5 V, and are guaranteed over the -40  $^{\circ}$ C/+85  $^{\circ}$ C temperature range.

Figure 1. Logic diagram



The SPI bus signals are C, D and Q, as shown in *Figure 1* and *Table 1*. The device is selected when Chip Select  $(\overline{S})$  is driven low. Communications with the device can be interrupted when the  $\overline{HOLD}$  is driven low.

Table 1. Signal names

| Signal name     | Function           | Direction |
|-----------------|--------------------|-----------|
| С               | Serial Clock       | Input     |
| D               | Serial Data Input  | Input     |
| Q               | Serial Data Output | Output    |
| S               | Chip Select        | Input     |
| W               | Write Protect      | Input     |
| HOLD            | Hold               | Input     |
| V <sub>CC</sub> | Supply voltage     |           |
| V <sub>SS</sub> | Ground             |           |

Figure 2. 8-pin package connections (top view)



1. See Section 10: Package mechanical data section for package dimensions, and how to identify pin 1.

# 2 Memory organization

The memory is organized as shown in the following figure.

Figure 3. Block diagram



### 3 Signal description

During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}$ (min) to  $V_{CC}$ (max).

All of the input and output signals must be held high or low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$  or  $V_{OL}$ , as specified in *Section 9: DC and AC parameters*). These signals are described next.

### 3.1 Serial Data Output (Q)

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

#### 3.2 Serial Data Input (D)

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C).

### 3.3 Serial Clock (C)

This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) change from the falling edge of Serial Clock (C).

## 3.4 Chip Select (S)

When this input signal is high, the device is deselected and Serial Data Output (Q) is at high impedance. The device is in the Standby Power mode, unless an internal Write cycle is in progress. Driving Chip Select  $(\overline{S})$  low selects the device, placing it in the Active Power mode.

After power-up, a falling edge on Chip Select  $(\overline{S})$  is required prior to the start of any instruction.

### 3.5 Hold (HOLD)

The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device.

During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care.

To start the Hold condition, the device must be selected, with Chip Select ( $\overline{S}$ ) driven low.

# 3.6 Write Protect $(\overline{W})$

The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register).

This pin must be driven either high or low, and must be stable during all Write instructions.

# 3.7 V<sub>CC</sub> supply voltage

 $V_{CC}$  is the supply voltage.

## 3.8 V<sub>SS</sub> ground

 $\ensuremath{V_{SS}}$  is the reference for all signals, including the  $\ensuremath{V_{CC}}$  supply voltage.

### 4 Connecting to the SPI bus

All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select  $(\overline{S})$  goes low.

All output data bytes are shifted out of the device, most significant bit first. The Serial Data Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device.



Figure 4. Bus master and memory devices on the SPI bus

1. The Write Protect  $(\overline{W})$  and Hold  $(\overline{HOLD})$  signals should be driven, high or low as appropriate.

*Figure 4* shows an example of three memory devices connected to an SPI bus master. Only one memory device is selected at a time, so only one memory device drives the Serial Data Output (Q) line at a time. The other memory devices are high impedance.

The pull-up resistor R (represented in *Figure 4*) ensures that a device is not selected if the Bus Master leaves the  $\overline{S}$  line in the high impedance state.

In applications where the Bus Master may leave all SPI bus lines in high impedance at the same time (for example, if the Bus Master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the  $\overline{S}$  line is pulled high): this ensures that  $\overline{S}$  and C do not become high at the same time, and so, that the  $t_{SHCH}$  requirement is met. The typical value of R is 100 k $\Omega$ .

#### 4.1 SPI modes

These devices can be driven by a microcontroller with its SPI peripheral running in either of the following two modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in *Figure 5*, is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)

Figure 5. SPI modes supported



### 5 Operating features

### 5.1 Supply voltage (V<sub>CC</sub>)

#### 5.1.1 Operating supply voltage V<sub>CC</sub>

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range must be applied (see Operating conditions in *Section 9: DC and AC parameters*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ). In order to secure a stable DC supply voltage, it is recommended to decouple the  $V_{CC}$  line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the  $V_{CC}/V_{SS}$  device pins.

#### 5.1.2 Device reset

In order to prevent erroneous instruction decoding and inadvertent Write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until VCC reaches the POR threshold voltage. This threshold is lower than the minimum  $V_{CC}$  operating voltage (see Operating conditions in Section 9: DC and AC parameters).

At power-up, when  $V_{CC}$  passes over the POR threshold, the device is reset and is in the following state:

- in Standby Power mode,
- deselected,
- Status Register values:
  - The Write Enable Latch (WEL) bit is reset to 0.
  - The Write In Progress (WIP) bit is reset to 0.
  - The SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits).

It is important to note that the device must not be accessed until  $V_{CC}$  reaches a valid and stable level within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range, as defined under Operating conditions in *Section 9: DC and AC parameters*.

#### 5.1.3 Power-up conditions

When the power supply is turned on,  $V_{CC}$  rises continuously from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select  $(\overline{S})$  line is not allowed to float but should follow the  $V_{CC}$  voltage. It is therefore recommended to connect the  $\overline{S}$  line to  $V_{CC}$  via a suitable pull-up resistor (see *Figure 4*).

In addition, the Chip Select  $(\overline{S})$  input offers a built-in safety feature, as the  $\overline{S}$  input is edge-sensitive as well as level-sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select  $(\overline{S})$ . This ensures that Chip Select  $(\overline{S})$  must have been high, prior to going low to start the first operation.

The  $V_{CC}$  voltage has to rise continuously from 0 V up to the minimum  $V_{CC}$  operating voltage defined under Operating conditions in *Section 9: DC and AC parameters*, and the rise time must not vary faster than 1 V/µs.

#### 5.1.4 Power-down

During power-down (continuous decrease of the  $V_{CC}$  supply voltage below the minimum  $V_{CC}$  operating voltage defined under Operating conditions in *Section 9: DC and AC parameters*), the device must be:

- deselected (Chip Select S should be allowed to follow the voltage applied on V<sub>CC</sub>),
- in Standby Power mode (there should not be any internal write cycle in progress).

#### 5.2 Active Power and Standby Power modes

When Chip Select  $(\overline{S})$  is low, the device is selected, and in the Active Power mode. The device consumes  $I_{CC}$ .

When Chip Select  $(\overline{S})$  is high, the device is deselected. If a Write cycle is not currently in progress, the device then goes into the Standby Power mode, and the device consumption drops to  $I_{CC1}$ , as specified in DC characteristics (see *Section 9: DC and AC parameters*).

#### 5.3 Hold condition

The Hold  $(\overline{HOLD})$  signal is used to pause any serial communications with the device without resetting the clocking sequence.

To enter the Hold condition, the device must be selected, with Chip Select  $(\overline{S})$  low.

During the Hold condition, the Serial Data Output (Q) is high impedance, and the Serial Data Input (D) and the Serial Clock (C) are Don't Care.

Normally, the device is kept selected for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition has the effect of resetting the state of the device, and this mechanism can be used if required to reset any processes that had been in progress. (a)(b)



Figure 6. Hold condition activation

The Hold condition starts when the Hold (HOLD) signal is driven low when Serial Clock (C) is already low (as shown in *Figure 6*).

577

14/42 Doc ID 022540 Rev 1

a. This resets the internal logic, except the WEL and WIP bits of the Status Register.

b. In the specific case where the device has shifted in a Write command (Inst + Address + data bytes, each data byte being exactly 8 bits), deselecting the device also triggers the Write cycle of this decoded command.

The Hold condition ends when the Hold (HOLD) signal is driven high when Serial Clock (C) is already low.

Figure 6 also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being low.

#### 5.4 Status Register

The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions. See *Section 6.3: Read Status Register (RDSR)* for a detailed description of the Status Register bits.

### 5.5 Data protection and protocol control

The device features the following data protection mechanisms:

- Before accepting the execution of the Write and Write Status Register instructions, the device checks whether the number of clock pulses comprised in the instructions is a multiple of eight.
- All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit.
- The Block Protect (BP1, BP0) bits in the Status Register are used to configure part of the memory as read-only.
- The Write Protect (W) signal is used to protect the Block Protect (BP1, BP0) bits in the Status Register.

For any instruction to be accepted, and executed, Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C).

Two points should be noted in the previous sentence:

- The "last bit of the instruction" can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions).
- The "next rising edge of Serial Clock (C)" might (or might not) be the next bus transaction for some other device on the SPI bus.

Table 2. Write-protected block size

| Status Register bits |     | Protected block             | Protected array addresses |
|----------------------|-----|-----------------------------|---------------------------|
| BP1                  | BP0 | Protected block             | Protected array addresses |
| 0                    | 0   | none none                   |                           |
| 0                    | 1   | Upper quarter 0300h - 03FFh |                           |
| 1                    | 0   | Upper half                  | 0200h - 03FFh             |
| 1                    | 1   | Whole memory                | 0000h - 03FFh             |

#### 6 Instructions

Each instruction starts with a single-byte code, as summarized in *Table 3*.

If an invalid instruction is sent (one not contained in *Table 3*), the device automatically deselects itself.

Table 3. Instruction set

| Instruction | Description            | Instruction format |  |  |  |
|-------------|------------------------|--------------------|--|--|--|
| WREN        | Write Enable           | 0000 0110          |  |  |  |
| WRDI        | Write Disable          | 0000 0100          |  |  |  |
| RDSR        | Read Status Register   | 0000 0101          |  |  |  |
| WRSR        | Write Status Register  | 0000 0001          |  |  |  |
| READ        | Read from Memory Array | 0000 0011          |  |  |  |
| WRITE       | Write to Memory Array  | 0000 0010          |  |  |  |

Table 4. Address range bits

| Address significant bits | A9-A0 <sup>(1)</sup> |
|--------------------------|----------------------|
| Madicos significant bits | 710 710              |

<sup>1.</sup> Upper MSBs are Don't Care.

### 6.1 Write Enable (WREN)

The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device.

As shown in *Figure 7*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

Figure 7. Write Enable (WREN) sequence



### 6.2 Write Disable (WRDI)

One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device.

As shown in *Figure 8*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D).

The device then enters a wait state. It waits for a the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.

The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events:

- Power-up
- WRDI instruction execution
- WRSR instruction completion
- WRITE instruction completion.

Figure 8. Write Disable (WRDI) sequence



#### 6.3 Read Status Register (RDSR)

The Read Status Register (RDSR) instruction is used to read the Status Register. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in Figure 9.

S 10 11 12 13 14 15 Status Register Out Status Register Out High Impedance **MSB MSB** AI02031E

Figure 9. Read Status Register (RDSR) sequence

The status and control bits of the Status Register are as follows:

#### 6.3.1 WIP bit

The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0, no such cycle is in progress.

#### 6.3.2 WEL bit

The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1, the internal Write Enable Latch is set. When set to 0, the internal Write Enable Latch is reset, and no Write or Write Status Register instruction is accepted.

The WEL bit is returned to its reset state by the following events:

- Power-up
- Write Disable (WRDI) instruction completion
- Write Status Register (WRSR) instruction completion
- Write (WRITE) instruction completion

#### 6.3.3 BP1, BP0 bits

The Block Protect (BP1, BP0) bits are non volatile. They define the size of the area to be software-protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in Table 2) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set.

#### 6.3.4 SRWD bit

The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write Protect  $(\overline{W})$  signal. The Status Register Write Disable (SRWD) bit and Write Protect  $(\overline{W})$  signal enable the device to be put in the Hardware Protected mode (when the Status Register Write Disable (SRWD) bit is set to 1, and Write Protect  $(\overline{W})$  is driven low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution.

Table 5. Status Register format



#### 6.4 Write Status Register (WRSR)

The Write Status Register (WRSR) instruction is used to write new values to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must have been previously executed.

The Write Status Register (WRSR) instruction is entered by driving Chip Select  $(\overline{S})$  low, followed by the instruction code, the data byte on Serial Data input (D) and Chip Select  $(\overline{S})$  driven high. Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed.

The instruction sequence is shown in Figure 10.



Figure 10. Write Status Register (WRSR) sequence

Driving the Chip Select  $(\overline{S})$  signal high at a byte boundary of the input data triggers the self-timed Write cycle that takes  $t_W$  to complete (as specified in AC tables under Section 9: DC and AC parameters).

While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write in progress (WIP) bit: the WIP bit is 1 during the self-timed Write cycle  $t_W$ , and 0 when the Write cycle is complete. The WEL bit (Write Enable Latch) is also reset at the end of the Write cycle  $t_W$ .

The Write Status Register (WRSR) instruction enables the user to change the values of the BP1, BP0 and SRWD bits:

- The Block Protect (BP1, BP0) bits define the size of the area that is to be treated as read-only, as defined in *Table 2*.
- The SRWD (Status Register Write Disable) bit, in accordance with the signal read on the Write Protect pin (W), enables the user to set or reset the Write protection mode of the Status Register itself, as defined in *Table 6*. When in Write-protected mode, the Write Status Register (WRSR) instruction is not executed.

The contents of the SRWD and BP1, BP0 bits are updated after the completion of the WRSR instruction, including the  $t_W$  Write cycle.

The Write Status Register (WRSR) instruction has no effect on the b6, b5, b4, b1, b0 bits in the Status Register. Bits b6, b5, b4 are always read as 0.

| w      | SRWD | Mode                            | Write protection of the                                                                             | Memory content                |                                       |
|--------|------|---------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------|
| signal | bit  |                                 | Status Register                                                                                     | Protected area <sup>(1)</sup> | Unprotected area <sup>(1)</sup>       |
| 1      | 0    |                                 | Status Register is                                                                                  |                               |                                       |
| 0      | 0    | Software-                       | writable (if the WREN instruction has set the                                                       | Write-protected               | Ready to accept<br>Write instructions |
| 1      | 1    | protected<br>(SPM)              | WEL bit). The values in the BP1 and BP0 bits can be changed.                                        |                               |                                       |
| 0      | 1    | Hardware-<br>protected<br>(HPM) | Status Register is Hardware write- protected. The values in the BP1 and BP0 bits cannot be changed. | Write-protected               | Ready to accept<br>Write instructions |

Table 6. Protection modes

The protection features of the device are summarized in *Table 6*.

When the Status Register Write Disable (SRWD) bit in the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction), regardless of the logic level applied on the Write Protect  $(\overline{W})$  input pin.

When the Status Register Write Disable (SRWD) bit in the Status Register is set to 1, two cases should be considered, depending on the state of the Write Protect  $(\overline{W})$  input pin:

- If Write Protect  $(\overline{W})$  is driven high, it is possible to write to the Status Register (provided that the WEL bit has previously been set by a WREN instruction).
- If Write Protect (W) is driven low, it is not possible to write to the Status Register even if the WEL bit has previously been set by a WREN instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area, which are Software-protected (SPM) by the Block Protect (BP1, BP0) bits in the Status Register, are also hardware-protected against data modification.

Regardless of the order of the two events, the Hardware-protected mode (HPM) can be entered by:

- either setting the SRWD bit after driving the Write Protect (W) input pin low,
- or driving the Write Protect (W) input pin low after setting the SRWD bit.

Once the Hardware-protected mode (HPM) has been entered, the only way of exiting it is to pull high the Write Protect  $(\overline{W})$  input pin.

If the Write Protect  $(\overline{W})$  input pin is permanently tied high, the Hardware-protected mode (HPM) can never be activated, and only the Software-protected mode (SPM), using the Block Protect (BP1, BP0) bits in the Status Register, can be used.

<sup>1.</sup> As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register. See Table 2.

### 6.5 Read from Memory Array (READ)

As shown in *Figure 11*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q).





1. Depending on the memory size, as shown in Table 4, the most significant address bits are Don't Care.

If Chip Select  $(\overline{S})$  continues to be driven low, the internal address register is incremented automatically, and the byte of data at the new address is shifted out.

When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction.

The Read cycle is terminated by driving Chip Select  $(\overline{S})$  high. The rising edge of the Chip Select  $(\overline{S})$  signal can occur at any time during the cycle.

The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.

#### 6.6 Write to Memory Array (WRITE)

As shown in *Figure 12*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D).

The instruction is terminated by driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data. The self-timed Write cycle, triggered by the Chip Select  $(\overline{S})$  rising edge, continues for a period  $t_W$  (as specified in AC characteristics in *Section 9: DC and AC parameters*), at the end of which the Write in Progress (WIP) bit is reset to 0.





1. Depending on the memory size, as shown in Table 4, the most significant address bits are Don't Care.

In the case of *Figure 12*, Chip Select  $(\overline{S})$  is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. However, if Chip Select  $(\overline{S})$  continues to be driven low, as shown in *Figure 13*, the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle.

Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 32 bytes).

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before),
- if a Write cycle is already in progress,
- if the device has not been deselected, by driving high Chip Select (\$\overline{S}\$), at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in),
- if the addressed page is in the region protected by the Block Protect (BP1 and BP0) bits.

Note:

The self-timed write cycle  $t_W$  is internally executed as a sequence of two consecutive events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1".



Figure 13. Page Write (WRITE) sequence

1. Depending on the memory size, as shown in *Table 4*, the most significant address bits are Don't Care.

## 7 Power-up and delivery state

#### 7.1 Power-up state

After power-up, the device is in the following state:

- Standby power mode,
- deselected (after power-up, a falling edge is required on Chip Select ( $\overline{S}$ ) before any instructions can be started),
- not in the Hold condition,
- the Write Enable Latch (WEL) is reset to 0,
- Write In Progress (WIP) is reset to 0.

The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous power-down (they are non-volatile bits).

### 7.2 Initial delivery state

The device is delivered with the memory array set to all 1s (each byte = FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.

# 8 Maximum rating

Stressing the device outside the ratings listed in *Table 7* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 7. Absolute maximum ratings

| Symbol            | Parameter                                                         | Min.  | Max.                 | Unit |
|-------------------|-------------------------------------------------------------------|-------|----------------------|------|
|                   | Ambient operating temperature                                     | -40   | 130                  | °C   |
| T <sub>STG</sub>  | Storage temperature                                               | -65   | 150                  | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                                 | See   | note (1)             | °C   |
| V <sub>O</sub>    | Output voltage                                                    | -0.50 | V <sub>CC</sub> +0.6 | V    |
| VI                | Input voltage                                                     | -0.50 | 6.5                  | ٧    |
| V <sub>CC</sub>   | Supply voltage                                                    | -0.50 | 6.5                  | V    |
| I <sub>OL</sub>   | DC output current (Q = 0)                                         |       | 5                    | mA   |
| I <sub>OH</sub>   | DC output current (Q = 1)                                         |       | 5                    | mA   |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (human body model) <sup>(2)</sup> |       | 4000                 | V    |

Compliant with JEDEC Std J-STD-020 (for small body, Sn-Pb or Pb assembly), with the ST ECOPACK® 7191395 specification, and with the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

<sup>2.</sup> Positive and negative pulses applied on pin pairs, according to AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100 pF, R1=1500  $\Omega$ , R2=500  $\Omega$ ).

# 9 DC and AC parameters

This section summarizes the operating conditions and the DC/AC characteristics of the device.

Table 8. Operating conditions (M95080, device grade 6)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 4.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

Table 9. Operating conditions (M95080-W, device grade 6)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 2.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

Table 10. Operating conditions (M95080-R, device grade 6)

| Symbol          | Parameter                     | Min. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|
| V <sub>CC</sub> | Supply voltage                | 1.8  | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | -40  | 85   | °C   |

Table 11. AC measurement conditions

| Symbol         | Parameter                                  | Min. Max.                                  |    | Unit |
|----------------|--------------------------------------------|--------------------------------------------|----|------|
| C <sub>L</sub> | Load capacitance                           | 3                                          | pF |      |
|                | Input rise and fall times                  |                                            | 50 | ns   |
|                | Input pulse voltages                       | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> |    | V    |
|                | Input and output timing reference voltages | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> |    | V    |

Figure 14. AC measurement I/O waveform



Table 12. Capacitance

| Symbol           | Parameter                      | Test conditions <sup>(1)</sup> | Min. | Max. | Unit |
|------------------|--------------------------------|--------------------------------|------|------|------|
| C <sub>OUT</sub> | Output capacitance (Q)         | V <sub>OUT</sub> = 0 V         |      | 8    | pF   |
| C <sub>IN</sub>  | Input capacitance (D)          | V <sub>IN</sub> = 0 V          |      | 8    | pF   |
|                  | Input capacitance (other pins) | V <sub>IN</sub> = 0 V          |      | 6    | pF   |

<sup>1.</sup> Sampled only, not 100% tested, at  $T_A$  = 25 °C and a frequency of 5 MHz.

Table 13. DC characteristics (M95080, device grade 6)

| Symbol                          | Parameter                        | Test conditions                                                             | Min.                | Max.                | Unit |
|---------------------------------|----------------------------------|-----------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>                 | Input leakage current            | $V_{IN} = V_{SS}$ or $V_{CC}$                                               |                     | ± 2                 | μΑ   |
| I <sub>LO</sub>                 | Output leakage current           | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                |                     | ± 2                 | μΑ   |
| I <sub>CC</sub>                 | Supply current (Read)            | $C = 0.1 V_{CC}/0.9 V_{CC}$ at 10 MHz, $V_{CC} = 5 V$ , $Q = open$          |                     | 5                   | mA   |
| I <sub>CC1</sub>                | Supply current (Standby)         | $\overline{S} = V_{CC}, V_{CC} = 5 V,$ $V_{IN} = V_{SS} \text{ or } V_{CC}$ |                     | 2                   | μΑ   |
| V <sub>IL</sub>                 | Input low voltage                |                                                                             | -0.45               | 0.3 V <sub>CC</sub> | ٧    |
| V <sub>IH</sub>                 | Input high voltage               |                                                                             | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub> <sup>(1)</sup>  | Output low voltage               | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{ V}$                               |                     | 0.4                 | ٧    |
| V <sub>OH</sub> <sup>(1)</sup>  | Output high voltage              | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{ V}$                              | 0.8 V <sub>CC</sub> |                     | V    |
| V <sub>RES</sub> <sup>(2)</sup> | Internal reset threshold voltage |                                                                             | 2.5                 | 3.5                 | V    |

<sup>1.</sup> For all 5 V range devices, the device meets the output requirements for both TTL and CMOS standards.

<sup>2.</sup> Characterized only, not tested in production.

Table 14. DC characteristics (M95080-W, device grade 6)

| Symbol                          | Parameter                           | Test conditions                                                                  | Min.                | Max.                | Unit |  |
|---------------------------------|-------------------------------------|----------------------------------------------------------------------------------|---------------------|---------------------|------|--|
| ILI                             | Input leakage current               | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub>                             |                     | ± 2                 | μΑ   |  |
| I <sub>LO</sub>                 | Output leakage current              | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                     |                     | ± 2                 | μΑ   |  |
| 1                               | Supply current                      | $C = 0.1 V_{CC}/0.9 V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5 V$ , $Q = open$           |                     | 2                   | A    |  |
| I <sub>CC</sub>                 | (Read)                              | $C = 0.1 V_{CC}/0.9 V_{CC}$ at 10 MHz,<br>$V_{CC} = 2.5 V$ , $Q = open$          |                     | 5                   | mA   |  |
| I <sub>CC1</sub>                | Supply current (Standby)            | $\overline{S} = V_{CC}$ , 2.5 V < $V_{CC}$ < 5.5 V $V_{IN} = V_{SS}$ or $V_{CC}$ |                     | 2                   | μΑ   |  |
| V <sub>IL</sub>                 | Input low voltage                   |                                                                                  | -0.45               | 0.3 V <sub>CC</sub> | V    |  |
| V <sub>IH</sub>                 | Input high voltage                  |                                                                                  | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |  |
| V <sub>OL</sub>                 | Output low voltage                  | $I_{OL} = 1.5 \text{ mA}, V_{CC} = 2.5 \text{ V}$                                |                     | 0.4                 | V    |  |
| V <sub>OH</sub>                 | Output high voltage                 | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$                               | 0.8 V <sub>CC</sub> |                     | V    |  |
| V <sub>RES</sub> <sup>(1)</sup> | Internal reset<br>threshold voltage |                                                                                  | 1.0                 | 1.65                | ٧    |  |

<sup>1.</sup> Characterized only, not tested in production.

Table 15. DC characteristics (M95080-R, device grade 6)

| Symbol                          | Parameter                           | Test conditions                                                                                                                                                      | Min.                 | Max.                 | Unit        |  |
|---------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-------------|--|
| ILI                             | Input leakage current               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                                                                                        |                      | ± 2                  | μA          |  |
| I <sub>LO</sub>                 | Output leakage current              | $\overline{S} = V_{CC}$ , voltage applied on $Q = V_{SS}$ or $V_{CC}$                                                                                                |                      | ± 2                  | μA          |  |
|                                 |                                     | $V_{CC}$ = 1.8 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ $f_{C}$ = 5 MHz, Q = open                                                                                         |                      | 2                    |             |  |
| I <sub>CCR</sub>                | Supply current (Read)               | $V_{CC} = 2.5 \text{ V}, C = 0.1 \text{ V}_{CC} \text{ or } 0.9 \text{ V}_{CC},$ $f_C = 5 \text{ MHz}, Q = \text{open}$                                              |                      | 3                    | mA          |  |
|                                 |                                     | $V_{CC} \ge 2.5 \text{ V}, C = 0.1 \text{ V}_{CC} \text{ or } 0.9 \text{ V}_{CC},$ $f_C = 10 \text{ MHz}, Q = \text{open}$                                           |                      | 5                    |             |  |
|                                 | Supply current (Standby)            | $V_{CC} = 5.0 \text{ V}, \overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                  |                      | 2                    |             |  |
| I <sub>CC1</sub>                |                                     | $V_{CC}$ = 2.5 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                                                                        |                      | 1                    | μΑ          |  |
|                                 |                                     | $V_{CC}$ = 1.8 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                                                                        |                      | 1                    | İ           |  |
| V                               | Input low voltage                   | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                                                                      | -0.45                | 0.3 V <sub>CC</sub>  | V           |  |
| $V_{IL}$                        |                                     | 1.8 V < V <sub>CC</sub> < 2.5 V                                                                                                                                      | -0.45                | 0.25 V <sub>CC</sub> | ]           |  |
| V                               | Input high voltage                  | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                                                                      | 0.7 V <sub>CC</sub>  | V <sub>CC</sub> +1   | V           |  |
| $V_{IH}$                        | Input high voltage                  | 1.8 V < V <sub>CC</sub> < 2.5 V                                                                                                                                      | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +1   | \ \ \ \ \ \ |  |
| V <sub>OL</sub>                 | Output low voltage                  | $V_{CC} = 2.5 \text{ V}, I_{OL} = 1.5 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OL} = 2 \text{ mA}$                                                             |                      | 0.2 V <sub>CC</sub>  | V           |  |
|                                 |                                     | V <sub>CC</sub> = 1.8 V, I <sub>OL</sub> = 0.15 mA                                                                                                                   |                      | 0.3                  |             |  |
| V <sub>OH</sub>                 | Output high voltage                 | $V_{CC} = 2.5 \text{ V}, I_{OH} = -0.4 \text{ mA},$<br>or $V_{CC} = 5.5 \text{ V}, I_{OH} = -2 \text{ mA},$<br>or $V_{CC} = 1.8 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 0.8 V <sub>CC</sub>  |                      | V           |  |
| V <sub>RES</sub> <sup>(1)</sup> | Internal reset<br>threshold voltage |                                                                                                                                                                      | 1.0                  | 1.65                 | V           |  |

<sup>1.</sup> Characterized only, not tested in production.

Table 16. AC characteristics (M95080-W, device grade 6)

|                                  | Test conditions specified in Table 9 and Table 11 |                                              |      |      |      |  |  |
|----------------------------------|---------------------------------------------------|----------------------------------------------|------|------|------|--|--|
| Symbol                           | Alt.                                              | Parameter                                    | Min. | Max. | Unit |  |  |
| f <sub>C</sub>                   | f <sub>SCK</sub>                                  | Clock frequency                              | D.C. | 10   | MHz  |  |  |
| t <sub>SLCH</sub>                | t <sub>CSS1</sub>                                 | S active setup time                          | 30   |      | ns   |  |  |
| t <sub>SHCH</sub>                | t <sub>CSS2</sub>                                 | S not active setup time                      | 30   |      | ns   |  |  |
| t <sub>SHSL</sub>                | t <sub>CS</sub>                                   | S deselect time                              | 40   |      | ns   |  |  |
| t <sub>CHSH</sub>                | t <sub>CSH</sub>                                  | S active hold time                           | 30   |      | ns   |  |  |
| t <sub>CHSL</sub>                |                                                   | S not active hold time                       | 30   |      | ns   |  |  |
| t <sub>CH</sub> <sup>(1)</sup>   | t <sub>CLH</sub>                                  | Clock high time                              | 40   |      | ns   |  |  |
| t <sub>CL</sub> <sup>(1)</sup>   | t <sub>CLL</sub>                                  | Clock low time                               | 40   |      | ns   |  |  |
| t <sub>CLCH</sub> (2)            | t <sub>RC</sub>                                   | Clock rise time                              |      | 2    | μs   |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub>                                   | Clock fall time                              |      | 2    | μs   |  |  |
| t <sub>DVCH</sub>                | t <sub>DSU</sub>                                  | Data in setup time                           | 10   |      | ns   |  |  |
| t <sub>CHDX</sub>                | t <sub>DH</sub>                                   | Data in hold time                            | 10   |      | ns   |  |  |
| t <sub>HHCH</sub>                |                                                   | Clock low hold time after HOLD not active    | 30   |      | ns   |  |  |
| t <sub>HLCH</sub>                |                                                   | Clock low hold time after HOLD active        | 30   |      | ns   |  |  |
| t <sub>CLHL</sub>                |                                                   | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |
| t <sub>CLHH</sub>                |                                                   | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |
| t <sub>SHQZ</sub> (2)            | t <sub>DIS</sub>                                  | Output disable time                          |      | 40   | ns   |  |  |
| t <sub>CLQV</sub>                | t <sub>V</sub>                                    | Clock low to output valid                    |      | 40   | ns   |  |  |
| t <sub>CLQX</sub>                | t <sub>HO</sub>                                   | Output hold time                             | 0    |      | ns   |  |  |
| t <sub>QLQH</sub> (2)            | t <sub>RO</sub>                                   | Output rise time                             |      | 40   | ns   |  |  |
| t <sub>QHQL</sub> (2)            | t <sub>FO</sub>                                   | Output fall time                             |      | 40   | ns   |  |  |
| t <sub>HHQV</sub>                | $t_{LZ}$                                          | HOLD high to output valid                    |      | 40   | ns   |  |  |
| t <sub>HLQZ</sub> (2)            | t <sub>HZ</sub>                                   | HOLD low to output high-Z                    |      | 40   | ns   |  |  |
| t <sub>W</sub>                   | t <sub>WC</sub>                                   | Write time                                   |      | 5    | ms   |  |  |

<sup>1.</sup>  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

<sup>2.</sup> Characterized only, not tested in production.

Table 17. AC characteristics (M95080-R, device grade 6)

| Test conditions specified in <i>Table 10</i> and <i>Table 11</i> |                   |                                              |      |      |      |  |  |
|------------------------------------------------------------------|-------------------|----------------------------------------------|------|------|------|--|--|
| Symbol                                                           | Alt.              | Parameter                                    | Min. | Max. | Unit |  |  |
| f <sub>C</sub>                                                   | f <sub>SCK</sub>  | Clock frequency                              | D.C. | 5    | MHz  |  |  |
| t <sub>SLCH</sub>                                                | t <sub>CSS1</sub> | S active setup time                          | 60   |      | ns   |  |  |
| t <sub>SHCH</sub>                                                | t <sub>CSS2</sub> | S not active setup time                      | 60   |      | ns   |  |  |
| t <sub>SHSL</sub>                                                | t <sub>CS</sub>   | S deselect time                              | 90   |      | ns   |  |  |
| t <sub>CHSH</sub>                                                | t <sub>CSH</sub>  | S active hold time                           | 60   |      | ns   |  |  |
| t <sub>CHSL</sub>                                                |                   | S not active hold time                       | 60   |      | ns   |  |  |
| t <sub>CH</sub> <sup>(1)</sup>                                   | t <sub>CLH</sub>  | Clock high time                              | 80   |      | ns   |  |  |
| t <sub>CL</sub> <sup>(1)</sup>                                   | t <sub>CLL</sub>  | Clock low time                               | 80   |      | ns   |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup>                                 | t <sub>RC</sub>   | Clock rise time                              |      | 2    | μs   |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup>                                 | t <sub>FC</sub>   | Clock fall time                              |      | 2    | μs   |  |  |
| t <sub>DVCH</sub>                                                | t <sub>DSU</sub>  | Data in setup time                           | 20   |      | ns   |  |  |
| t <sub>CHDX</sub>                                                | t <sub>DH</sub>   | Data in hold time                            | 20   |      | ns   |  |  |
| t <sub>HHCH</sub>                                                |                   | Clock low hold time after HOLD not active    | 60   |      | ns   |  |  |
| t <sub>HLCH</sub>                                                |                   | Clock low hold time after HOLD active        | 60   |      | ns   |  |  |
| t <sub>CLHL</sub>                                                |                   | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |
| t <sub>CLHH</sub>                                                |                   | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |
| t <sub>SHQZ</sub> (2)                                            | t <sub>DIS</sub>  | Output disable time                          |      | 80   | ns   |  |  |
| t <sub>CLQV</sub>                                                | t <sub>V</sub>    | Clock low to output valid                    |      | 80   | ns   |  |  |
| t <sub>CLQX</sub>                                                | t <sub>HO</sub>   | Output hold time                             | 0    |      | ns   |  |  |
| t <sub>QLQH</sub> (2)                                            | t <sub>RO</sub>   | Output rise time                             |      | 80   | ns   |  |  |
| t <sub>QHQL</sub> (2)                                            | t <sub>FO</sub>   | Output fall time                             |      | 80   | ns   |  |  |
| t <sub>HHQV</sub>                                                | $t_{LZ}$          | HOLD high to output valid                    |      | 80   | ns   |  |  |
| t <sub>HLQZ</sub> (2)                                            | t <sub>HZ</sub>   | HOLD low to output high-Z                    |      | 80   | ns   |  |  |
| t <sub>W</sub>                                                   | t <sub>WC</sub>   | Write time                                   |      | 5    | ms   |  |  |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

<sup>2.</sup> Characterized only, not tested in production.

The values in the following table must not be considered for any new design.

Table 18. AC characteristics (M95080, device grade 6)
End of life products: these values apply only to M95080-MN6TP/S devices

|                                  | Test conditions specified in <i>Table 8</i> and <i>Table 11</i> |                                              |      |      |      |  |  |  |
|----------------------------------|-----------------------------------------------------------------|----------------------------------------------|------|------|------|--|--|--|
| Symbol                           | Alt.                                                            | Parameter                                    | Min. | Max. | Unit |  |  |  |
| f <sub>C</sub>                   | f <sub>SCK</sub>                                                | Clock frequency                              | D.C. | 10   | MHz  |  |  |  |
| t <sub>SLCH</sub>                | t <sub>CSS1</sub>                                               | S active setup time                          | 15   |      | ns   |  |  |  |
| t <sub>SHCH</sub>                | t <sub>CSS2</sub>                                               | S not active setup time                      | 15   |      | ns   |  |  |  |
| t <sub>SHSL</sub>                | t <sub>CS</sub>                                                 | S deselect time                              | 40   |      | ns   |  |  |  |
| t <sub>CHSH</sub>                | t <sub>CSH</sub>                                                | S active hold time                           | 25   |      | ns   |  |  |  |
| t <sub>CHSL</sub>                |                                                                 | S not active hold time                       | 15   |      | ns   |  |  |  |
| t <sub>CH</sub> <sup>(1)</sup>   | t <sub>CLH</sub>                                                | Clock high time                              | 40   |      | ns   |  |  |  |
| t <sub>CL</sub> <sup>(1)</sup>   | t <sub>CLL</sub>                                                | Clock low time                               | 40   |      | ns   |  |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub>                                                 | Clock rise time                              |      | 1    | μs   |  |  |  |
| t <sub>CHCL</sub> (2)            | t <sub>FC</sub>                                                 | Clock fall time                              |      | 1    | μs   |  |  |  |
| t <sub>DVCH</sub>                | t <sub>DSU</sub>                                                | Data in setup time                           | 15   |      | ns   |  |  |  |
| t <sub>CHDX</sub>                | t <sub>DH</sub>                                                 | Data in hold time                            | 15   |      | ns   |  |  |  |
| t <sub>HHCH</sub>                |                                                                 | Clock low hold time after HOLD not active    | 15   |      | ns   |  |  |  |
| t <sub>HLCH</sub>                |                                                                 | Clock low hold time after HOLD active        | 20   |      | ns   |  |  |  |
| t <sub>CLHL</sub>                |                                                                 | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |  |
| t <sub>CLHH</sub>                |                                                                 | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |  |
| t <sub>SHQZ</sub> (2)            | t <sub>DIS</sub>                                                | Output disable time                          |      | 25   | ns   |  |  |  |
| t <sub>CLQV</sub>                | t <sub>V</sub>                                                  | Clock low to output valid                    |      | 35   | ns   |  |  |  |
| t <sub>CLQX</sub>                | t <sub>HO</sub>                                                 | Output hold time                             | 0    |      | ns   |  |  |  |
| t <sub>QLQH</sub> (2)            | t <sub>RO</sub>                                                 | Output rise time                             |      | 20   | ns   |  |  |  |
| t <sub>QHQL</sub> (2)            | t <sub>FO</sub>                                                 | Output fall time                             |      | 20   | ns   |  |  |  |
| t <sub>HHQV</sub>                | t <sub>LZ</sub>                                                 | HOLD high to output valid                    |      | 25   | ns   |  |  |  |
| t <sub>HLQZ</sub> (2)            | t <sub>HZ</sub>                                                 | HOLD low to output high-Z                    |      | 35   | ns   |  |  |  |
| t <sub>W</sub>                   | t <sub>WC</sub>                                                 | Write Time                                   |      | 5    | ms   |  |  |  |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}$ (max).

<sup>2.</sup> Characterized only, not tested in production.

The values in the following table must not be considered for any new design.

Table 19. AC characteristics (M95080-W, device grade 6)
End of life products: these values apply only to M95080-WMN6TP/S and M95080-WDW6TP/S devices)

|                                  | Test conditions specified in Table 9 and Table 11 |                                              |      |      |      |  |  |
|----------------------------------|---------------------------------------------------|----------------------------------------------|------|------|------|--|--|
| Symbol                           | Alt.                                              | Parameter                                    | Min. | Max. | Unit |  |  |
| f <sub>C</sub>                   | f <sub>SCK</sub>                                  | Clock frequency                              | D.C. | 5    | MHz  |  |  |
| t <sub>SLCH</sub>                | t <sub>CSS1</sub>                                 | S active setup time                          | 90   |      | ns   |  |  |
| t <sub>SHCH</sub>                | t <sub>CSS2</sub>                                 | S not active setup time                      | 90   |      | ns   |  |  |
| t <sub>SHSL</sub>                | t <sub>CS</sub>                                   | S deselect time                              | 100  |      | ns   |  |  |
| t <sub>CHSH</sub>                | t <sub>CSH</sub>                                  | S active hold time                           | 90   |      | ns   |  |  |
| t <sub>CHSL</sub>                |                                                   | S not active hold time                       | 90   |      | ns   |  |  |
| t <sub>CH</sub> <sup>(1)</sup>   | t <sub>CLH</sub>                                  | Clock high time                              | 90   |      | ns   |  |  |
| t <sub>CL</sub> <sup>(1)</sup>   | t <sub>CLL</sub>                                  | Clock low time                               | 90   |      | ns   |  |  |
| t <sub>CLCH</sub> <sup>(2)</sup> | t <sub>RC</sub>                                   | Clock rise time                              |      | 1    | μs   |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup> | t <sub>FC</sub>                                   | Clock fall time                              |      | 1    | μs   |  |  |
| t <sub>DVCH</sub>                | t <sub>DSU</sub>                                  | Data in setup time                           | 20   |      | ns   |  |  |
| t <sub>CHDX</sub>                | t <sub>DH</sub>                                   | Data in hold time                            | 30   |      | ns   |  |  |
| t <sub>HHCH</sub>                |                                                   | Clock low hold time after HOLD not active    | 70   |      | ns   |  |  |
| t <sub>HLCH</sub>                |                                                   | Clock low hold time after HOLD active        | 40   |      | ns   |  |  |
| t <sub>CLHL</sub>                |                                                   | Clock low set-up time before HOLD active     | 0    |      | ns   |  |  |
| t <sub>CLHH</sub>                |                                                   | Clock low set-up time before HOLD not active | 0    |      | ns   |  |  |
| t <sub>SHQZ</sub> (2)            | t <sub>DIS</sub>                                  | Output disable time                          |      | 100  | ns   |  |  |
| t <sub>CLQV</sub>                | t <sub>V</sub>                                    | Clock low to output valid                    |      | 60   | ns   |  |  |
| t <sub>CLQX</sub>                | t <sub>HO</sub>                                   | Output hold time                             | 0    |      | ns   |  |  |
| t <sub>QLQH</sub> (2)            | t <sub>RO</sub>                                   | Output rise time                             |      | 50   | ns   |  |  |
| t <sub>QHQL</sub> (2)            | t <sub>FO</sub>                                   | Output fall time                             |      | 50   | ns   |  |  |
| t <sub>HHQV</sub>                | $t_{LZ}$                                          | HOLD high to output valid                    |      | 50   | ns   |  |  |
| t <sub>HLQZ</sub> (2)            | t <sub>HZ</sub>                                   | HOLD low to output high-Z                    |      | 100  | ns   |  |  |
| t <sub>W</sub>                   | t <sub>WC</sub>                                   | Write time                                   |      | 5    | ms   |  |  |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_{C}(max)$ .

<sup>2.</sup> Characterized only, not tested in production.

Figure 15. Serial input timing



Figure 16. Hold timing



Figure 17. Serial output timing



Doc ID 022540 Rev 1

# 10 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Figure 18. SO8N - 8-lead plastic small outline, 150 mils body width, package outline

1. Drawing is not to scale.

Table 20. SO8N - 8-lead plastic small outline, 150 mils body width, mechanical data

| Symbol   |       | millimeters |       |        | inches <sup>(1)</sup> |        |  |
|----------|-------|-------------|-------|--------|-----------------------|--------|--|
| Syllibol | Тур   | Min         | Max   | Тур    | Min                   | Max    |  |
| Α        |       |             | 1.750 |        |                       | 0.0689 |  |
| A1       |       | 0.100       | 0.250 |        | 0.0039                | 0.0098 |  |
| A2       |       | 1.250       |       |        | 0.0492                |        |  |
| b        |       | 0.280       | 0.480 |        | 0.0110                | 0.0189 |  |
| С        |       | 0.170       | 0.230 |        | 0.0067                | 0.0091 |  |
| ccc      |       |             | 0.100 |        |                       | 0.0039 |  |
| D        | 4.900 | 4.800       | 5.000 | 0.1929 | 0.1890                | 0.1969 |  |
| Е        | 6.000 | 5.800       | 6.200 | 0.2362 | 0.2283                | 0.2441 |  |
| E1       | 3.900 | 3.800       | 4.000 | 0.1535 | 0.1496                | 0.1575 |  |
| е        | 1.270 | -           | -     | 0.0500 | -                     | -      |  |
| h        |       | 0.250       | 0.500 |        | 0.0098                | 0.0197 |  |
| k        |       | 0°          | 8°    |        | 0°                    | 8°     |  |
| L        |       | 0.400       | 1.270 |        | 0.0157                | 0.0500 |  |
| L1       | 1.040 |             |       | 0.0409 |                       |        |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits.



Figure 19. UFDFPN8 (MLP8) - 8-lead ultra thin fine pitch dual flat no lead, package outline

- 1. Drawing is not to scale.
- 2. The central pad (the area E2 by D2 in the above illustration) is internally pulled to  $V_{SS}$ . It must not be connected to any other voltage or signal line on the PCB, for example during the soldering process.

Table 21. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, data

| Complete           |       | millimeters |       | inches <sup>(1)</sup> |        |        |
|--------------------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol             | Тур   | Min         | Max   | Тур                   | Min    | Max    |
| Α                  | 0.550 | 0.450       | 0.600 | 0.0217                | 0.0177 | 0.0236 |
| A1                 | 0.020 | 0.000       | 0.050 | 0.0008                | 0.0000 | 0.0020 |
| b                  | 0.250 | 0.200       | 0.300 | 0.0098                | 0.0079 | 0.0118 |
| D                  | 2.000 | 1.900       | 2.100 | 0.0787                | 0.0748 | 0.0827 |
| D2 (rev MB)        | 1.600 | 1.500       | 1.700 | 0.0630                | 0.0591 | 0.0669 |
| D2 (rev MC)        |       | 1.200       | 1.600 |                       | 0.0472 | 0.0630 |
| Е                  | 3.000 | 2.900       | 3.100 | 0.1181                | 0.1142 | 0.1220 |
| E2 (rev MB)        | 0.200 | 0.100       | 0.300 | 0.0079                | 0.0039 | 0.0118 |
| E2 (rev MC)        |       | 1.200       | 1.600 |                       | 0.0472 | 0.0630 |
| е                  | 0.500 |             |       | 0.0197                |        |        |
| K (rev MB)         |       | 0.800       |       |                       | 0.0315 |        |
| K (rev MC)         |       | 0.300       |       |                       | 0.0118 |        |
| L                  |       | 0.300       | 0.500 |                       | 0.0118 | 0.0197 |
| L1                 |       |             | 0.150 |                       |        | 0.0059 |
| L3                 |       | 0.300       |       |                       | 0.0118 |        |
| eee <sup>(2)</sup> | -     | 0.080       |       |                       | 0.0031 |        |

- 1. Values in inches are converted from mm and rounded to four decimal digits.
- Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.

38/42 Doc ID 022540 Rev 1

Figure 20. TSSOP8 – 8-lead thin shrink small outline, package outline

1. Drawing is not to scale.

Table 22. TSSOP8 – 8-lead thin shrink small outline, package mechanical data

| Symbol |       | millimeters |       | inches <sup>(1)</sup> |        |        |
|--------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol | Тур   | Min         | Max   | Тур                   | Min    | Max    |
| Α      |       |             | 1.200 |                       |        | 0.0472 |
| A1     |       | 0.050       | 0.150 |                       | 0.0020 | 0.0059 |
| A2     | 1.000 | 0.800       | 1.050 | 0.0394                | 0.0315 | 0.0413 |
| b      |       | 0.190       | 0.300 |                       | 0.0075 | 0.0118 |
| С      |       | 0.090       | 0.200 |                       | 0.0035 | 0.0079 |
| СР     |       |             | 0.100 |                       |        | 0.0039 |
| D      | 3.000 | 2.900       | 3.100 | 0.1181                | 0.1142 | 0.1220 |
| е      | 0.650 | -           | -     | 0.0256                | -      | -      |
| E      | 6.400 | 6.200       | 6.600 | 0.2520                | 0.2441 | 0.2598 |
| E1     | 4.400 | 4.300       | 4.500 | 0.1732                | 0.1693 | 0.1772 |
| L      | 0.600 | 0.450       | 0.750 | 0.0236                | 0.0177 | 0.0295 |
| L1     | 1.000 |             |       | 0.0394                |        |        |
| α      |       | 0°          | 8°    |                       | 0°     | 8°     |
| N      |       | 8           |       |                       | 8      |        |

<sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits.

# 11 Part numbering

Table 23. Ordering information scheme



/G or /S = Manufacturing technology code

<sup>1.</sup> The process letters appear on the device package (marking) and on the shipment box. Please contact your nearest ST Sales Office.

# 12 Revision history

Table 24. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 22-Mar-2012 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

42/42 Doc ID 022540 Rev 1



# M950x0-W M950x0-R

# 4 Kbit, 2 Kbit and 1 Kbit serial SPI bus EEPROM with high-speed clock

Datasheet - production data



#### **Features**

- Compatible with SPI bus serial interface (Positive clock SPI modes)
- Single supply voltage:
  - 2.5 V to 5.5 V for M950x0-W
  - 1.8 V to 5.5 V for M950x0-R
- High speed 10 MHz clock rate, 5 ms write time
- · Status register
- Byte and Page Write (up to 16 bytes)
- · Self-timed programming cycle
- Adjustable size read-only EEPROM area
- Enhanced ESD protection
- More than 1 million write cycles
- More than 40-year data retention
- Packages RoHS-compliant and Halogen-free (ECOPACK2®)

**Table 1. Device summary** 

| Reference | Part number |
|-----------|-------------|
|           | M95040-W    |
| M950x0-W  | M95020-W    |
|           | M95010-W    |
|           | M95040-R    |
| M950x0-R  | M95020-R    |
|           | M95010-R    |

Contents M950x0-W M950x0-R

# **Contents**

| Desc  | ription                                                                                   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sign  | l description                                                                             | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.1   | Serial Data Output (Q)                                                                    | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.2   | Serial Data Input (D)                                                                     | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.3   | Serial Clock (C)                                                                          | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.4   | Chip Select $(\overline{S})$                                                              | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.5   | Hold (HOLD)                                                                               | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.6   | Write Protect (W)                                                                         | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.7   | V <sub>SS</sub> ground                                                                    | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.8   | Supply voltage (V <sub>CC</sub> )                                                         | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       |                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       | 2.8.2 Device reset                                                                        | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | 2.8.3 Power-up conditions                                                                 | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 2.8.4 Power-down                                                                          | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Con   | ecting to the SPI bus1                                                                    | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3.1   | SPI modes                                                                                 | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Ope   | ating features                                                                            | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4.1   | _                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4.2   |                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4.3   | -                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Mem   | ory organization1                                                                         | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Instr | ictions1                                                                                  | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6.1   | Write Enable (WREN)                                                                       | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6.2   | Write Disable (WRDI)                                                                      | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6.3   | Read Status Register (RDSR)                                                               | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 6.3.1 WIP bit                                                                             | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 6.3.2 WEL bit                                                                             | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 6.3.3 BP1, BP0 bits                                                                       | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | Signal 2.1 2.2 2.3 2.4 2.5 2.6 2.7 2.8 Connot 3.1 Operal 4.1 4.2 4.3 Memory 16.1 6.2 16.2 | 2.2 Serial Data Input (D)  2.3 Serial Clock (C)  2.4 Chip Select (S  2.5 Hold (HOLD)  2.6 Write Protect (W  2.7 V <sub>SS</sub> ground  2.8 Supply voltage (V <sub>CC</sub> )  2.8.1 Operating supply voltage (V <sub>CC</sub> )  2.8.2 Device reset  2.8.3 Power-up conditions  2.8.4 Power-down  Connecting to the SPI bus  3.1 SPI modes  1  4.1 Hold condition  4.2 Status register  4.3 Data protection and protocol control  Memory organization  Instructions  6.1 Write Enable (WREN)  6.2 Write Disable (WRDI)  6.3 Read Status Register (RDSR)  6.3.1 WIP bit  6.3.2 WEL bit |

| M950x0-W M950x0-R | Contents |
|-------------------|----------|
| M950XU-W M950XU-R | Contents |

|    | 6.4    | Write Status Register (WRSR)  | 20 |
|----|--------|-------------------------------|----|
|    | 6.5    | Read from Memory Array (READ) | 21 |
|    | 6.6    | Write to Memory Array (WRITE) | 22 |
| 7  | Powe   | er-up and delivery states     | 24 |
|    | 7.1    | Power-up state                |    |
|    | 7.2    | Initial delivery state        | 24 |
| 8  | Maxii  | mum rating                    | 25 |
| 9  | DC a   | nd AC parameters              | 26 |
| 10 | Pack   | age mechanical data           | 32 |
| 11 | Part i | numbering                     | 35 |
| 12 | Revis  | sion history                  | 36 |

List of tables M950x0-W M950x0-R

# List of tables

| Table 1.  | Device summary                                                        | 1  |
|-----------|-----------------------------------------------------------------------|----|
| Table 2.  | Signal names                                                          |    |
| Table 3.  | Write-protected block size                                            |    |
| Table 4.  | Instruction set                                                       | 16 |
| Table 5.  | Status register format                                                | 18 |
| Table 6.  | Address range bits                                                    | 21 |
| Table 7.  | Absolute maximum ratings                                              | 25 |
| Table 8.  | Operating conditions (M950x0-W)                                       | 26 |
| Table 9.  | Operating conditions (M950x0-R)                                       | 26 |
| Table 10. | AC test measurement conditions                                        | 26 |
| Table 11. | Capacitance                                                           | 26 |
| Table 12. | DC characteristics (M950x0-W, device grade 6)                         | 27 |
| Table 13. | DC characteristics (M950x0-R, device grade 6)                         | 27 |
| Table 14. | AC characteristics (M950x0-W, device grade 6)                         | 28 |
| Table 15. | AC characteristics (M950x0-R, device grade 6)                         | 29 |
| Table 16. | SO8N 8-lead plastic small outline, 150 mils body width, package       |    |
|           | mechanical data                                                       | 32 |
| Table 17. | TSSOP8 8-lead thin shrink small outline, package mechanical data      | 33 |
| Table 18. | UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead |    |
|           | 2 × 3mm, data                                                         | 34 |
| Table 19. | Ordering information scheme                                           | 35 |
| Table 20. | Document revision history                                             |    |

M950x0-W M950x0-R List of figures

# **List of figures**

| Figure 1.  | Logic diagram                                                          | 6  |
|------------|------------------------------------------------------------------------|----|
| Figure 2.  | 8-pin package connections                                              | 6  |
| Figure 3.  | Bus master and memory devices on the SPI bus                           |    |
| Figure 4.  | SPI modes supported                                                    | 12 |
| Figure 5.  | Hold condition activation                                              | 13 |
| Figure 6.  | Block diagram                                                          | 15 |
| Figure 7.  | Write Enable (WREN) sequence                                           | 16 |
| Figure 8.  | Write Disable (WRDI) sequence                                          | 17 |
| Figure 9.  | Read Status Register (RDSR) sequence                                   |    |
| Figure 10. | Write Status Register (WRSR) sequence                                  | 20 |
| Figure 11. | Read from Memory Array (READ) sequence                                 | 21 |
| Figure 12. | Byte Write (WRITE) sequence                                            | 22 |
| Figure 13. | Page Write (WRITE) sequence                                            | 23 |
| Figure 14. | AC test measurement I/O waveform <sup>(1)</sup>                        | 26 |
| Figure 15. | Serial input timing                                                    | 30 |
| Figure 16. | Hold timing                                                            | 30 |
| Figure 17. | Serial output timing                                                   | 31 |
| Figure 18. | SO8N 8-lead plastic small outline 150 mils body width, package outline | 32 |
| Figure 19. | TSSOP8 8-lead thin shrink small outline, package outline               | 33 |
| Figure 20. | UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead  |    |
|            | 2 × 3mm, outline                                                       | 34 |



Description M950x0-W M950x0-R

# 1 Description

The M95010/ M95020/M95040 devices (M950x0) are electrically erasable programmable memories (EEPROMs) organized as 128/256/512 x 8 bits respectively, accessed through the SPI bus.

The M950x0 can operate over an ambient temperature range of -40  $^{\circ}$ C / +85  $^{\circ}$ C. and with the following supply voltage range: M950x0-W: 2.5 V to 5.5 V, and M950x0-R: 1.8 V to 5.5 V.

Figure 1. Logic diagram



Figure 2. 8-pin package connections



1. See Section 10: Package mechanical data for package dimensions, and how to identify pin-1.

M950x0-W M950x0-R Description

Table 2. Signal names

| Signal name     | Function           |
|-----------------|--------------------|
| С               | Serial Clock       |
| D               | Serial Data input  |
| Q               | Serial Data output |
| S               | Chip Select        |
| W               | Write Protect      |
| HOLD            | Hold               |
| V <sub>CC</sub> | Supply voltage     |
| V <sub>SS</sub> | Ground             |

Signal description M950x0-W M950x0-R

### 2 Signal description

During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}$ (min) to  $V_{CC}$ (max).

All of the input and output signals can be held high or low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$  or  $V_{OL}$ , as specified in *Table 12: DC characteristics (M950x0-W, device grade 6)* and *Table 13: DC characteristics (M950x0-R, device grade 6)*. These signals are described next.

#### 2.1 Serial Data Output (Q)

This output signal transfers data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

### 2.2 Serial Data Input (D)

This input signal transfers data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C).

### 2.3 Serial Clock (C)

This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C).

### 2.4 Chip Select (S)

When this input signal is high, the device is deselected and Serial Data Output (Q) is at high impedance. Unless an internal Write cycle is in progress, the device will be in the Standby Power mode. Driving Chip Select  $(\overline{S})$  low selects the device, placing it in the Active Power mode

After Power-up, a falling edge on Chip Select  $(\overline{S})$  is required prior to the start of any instruction.

### 2.5 Hold (HOLD)

The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device.

During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care.

To start the Hold condition, the device must be selected, with Chip Select  $(\overline{S})$  driven low.

M950x0-W M950x0-R Signal description

### 2.6 Write Protect (W)

This input signal controls whether the memory is write protected. When Write Protect  $(\overline{W})$  is held low, writes to the memory are disabled, but other operations remain enabled. Write Protect  $(\overline{W})$  must either be driven high or low, but must not be left floating.

### 2.7 V<sub>SS</sub> ground

 $V_{SS}$  is the reference for the  $V_{CC}$  supply voltage.

### 2.8 Supply voltage (V<sub>CC</sub>)

#### 2.8.1 Operating supply voltage (V<sub>CC</sub>)

Prior to selecting the memory and issuing instructions to it, a valid and stable  $V_{CC}$  voltage within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range must be applied (see *Table 8: Operating conditions (M950x0-W)*) and *Table 9: Operating conditions (M950x0-R)*). This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle ( $t_W$ ).

In order to secure a stable DC supply voltage, it is recommended to decouple the  $V_{CC}$  line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the  $V_{CC}/V_{SS}$  package pins.

#### 2.8.2 Device reset

In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until  $V_{CC}$  reaches the internal reset threshold voltage (this threshold is defined in *Table 8: Operating conditions (M950x0-W)* and *Table 9: Operating conditions (M950x0-R)* as  $V_{RES}$ ).

When V<sub>CC</sub> passes over the POR threshold, the device is reset and is in the following state:

- Standby Power mode
- Deselected (note that, to be executed, an instruction must be preceded by a falling edge on Chip Select (S))
- Status register value:
  - Write Enable Latch (WEL) is reset to 0
  - Write In Progress (WIP) is reset to 0
  - SRWD, BP1 and BP0 bits remain unchanged (non-volatile bits)

When the device is in the above state, it must not be accessed until  $V_{CC}$  reaches a valid and stable  $V_{CC}$  voltage within the specified [ $V_{CC}$ (min),  $V_{CC}$ (max)] range defined in *Table 8:* Operating conditions (M950x0-W) and *Table 9: Operating conditions* (M950x0-R).

Signal description M950x0-W M950x0-R

#### 2.8.3 Power-up conditions

When the power supply is turned on,  $V_{CC}$  rises continuously from  $V_{SS}$  to  $V_{CC}$ . During this time, the Chip Select ( $\overline{S}$ ) line is not allowed to float but should follow the  $V_{CC}$  voltage. It is therefore recommended to connect the  $\overline{S}$  line to  $V_{CC}$  via a suitable pull-up resistor (see *Figure 3: Bus master and memory devices on the SPI bus*).

In addition, the Chip Select  $(\overline{S})$  input offers a built-in safety feature, as the  $\overline{S}$  input is edge sensitive as well as level sensitive: after power-up, the device does not become selected until a falling edge has first been detected on Chip Select  $(\overline{S})$ . This ensures that Chip Select  $(\overline{S})$  must have been high, prior to going low to start the first operation.

The  $V_{CC}$  voltage has to rise continuously from 0 V up to the minimum  $V_{CC}$  operating voltage defined in *Table 8: Operating conditions (M950x0-W)* and *Table 9: Operating conditions (M950x0-R)* and the rise time must not vary faster than 1 V/µs.

#### 2.8.4 Power-down

During power-down (continuous decrease in the  $V_{CC}$  supply voltage below the minimum  $V_{CC}$  operating voltage defined in *Table 8: Operating conditions (M950x0-W)* and *Table 9: Operating conditions (M950x0-R)*), the device must be:

- Deselected (Chip Select S should be allowed to follow the voltage applied on V<sub>CC</sub>)
- In Standby Power mode (there should not be any internal write cycle in progress).

### 3 Connecting to the SPI bus

The device is fully compatible with the SPI protocol.

All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select (S) goes low.

All output data bytes are shifted out of the device, most significant bit first. The Serial Data Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device.

Figure 3: Bus master and memory devices on the SPI bus shows an example of three memory devices connected to an MCU, on an SPI bus. Only one memory device is selected at a time, so only one memory device drives the Serial Data output (Q) line at a time, the other memory devices are high impedance.

The pull-up resistor R (represented in *Figure 3: Bus master and memory devices on the SPI bus*) ensures that a device is not selected if the bus master leaves the S line in the high impedance state.

In applications where the bus master might enter a state where all SPI bus inputs/outputs would be in high impedance at the same time (for example, if the bus master is reset during the transmission of an Instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the  $\overline{S}$  line is pulled high): this ensures that  $\overline{S}$  and C do not become high at the same time, and so, that the  $t_{SHCH}$  requirement is met. The typical value of R is 100 k $\Omega$ .



Figure 3. Bus master and memory devices on the SPI bus

1. The Write Protect  $(\overline{W})$  and Hold  $(\overline{HOLD})$  signals should be driven, high or low as appropriate.



#### 3.1 SPI modes

The device can be driven by a microcontroller with its SPI peripheral running in either of the following modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in *Figure 4: SPI modes supported*, is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)



M950x0-W M950x0-R Operating features

#### **Operating features** 4

#### **Hold condition** 4.1

The Hold (HOLD) signal is used to pause any serial communications with the device without resetting the clocking sequence.

During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care.

To enter the Hold condition, the device must be selected, with Chip Select  $(\overline{S})$  low.

Normally, the device is kept selected, for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition has the effect of resetting the state of the device, and this mechanism can be used if it is required to reset any processes that had been in progress.

The Hold condition starts when the Hold (HOLD) signal is driven low at the same time as Serial Clock (C) already being low (as shown in Figure 5: Hold condition activation).

The Hold condition ends when the Hold (HOLD) signal is driven high at the same time as Serial Clock (C) already being low.

Figure 5: Hold condition activation also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being low.



Figure 5. Hold condition activation

#### 4.2 Status register

Figure 6: Block diagram shows the position of the Status register in the control logic of the device. This register contains a number of control bits and status bits, as shown in Table 5: Status register format and as detailed in Section 6.3: Read Status Register (RDSR).

Operating features M950x0-W M950x0-R

### 4.3 Data protection and protocol control

To help protect the device from data corruption in noisy or poorly controlled environments, a number of safety features have been built in to the device. The main security measures can be summarized as follows:

- WEL bit is reset at power-up.
- Chip Select (S) must rise after the eighth clock count (or multiple thereof) in order to start a non-volatile Write cycle (in the memory array or in the Status register).
- Accesses to the memory array are ignored during the non-volatile programming cycle, and the programming cycle continues unaffected.
- Invalid Chip Select (S) and Hold (HOLD) transitions are ignored.

For any instruction to be accepted and executed, Chip Select (S) must be driven high after the rising edge of Serial Clock (C) that latches the last bit of the instruction, and before the next rising edge of Serial Clock (C).

For this, "the last bit of the instruction" can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except in the case of RDSR and READ instructions). Moreover, the "next rising edge of CLOCK" might (or might not) be the next bus transaction for some other device on the bus.

When a Write cycle is in progress, the device protects it against external interruption by ignoring any subsequent READ, WRITE or WRSR instruction until the present cycle is complete.

| Status register bits |     | Protected block | Protected array addresses |           |           |  |  |
|----------------------|-----|-----------------|---------------------------|-----------|-----------|--|--|
| BP1                  | BP0 | Protected block | M95040                    | M95020    | M95010    |  |  |
| 0                    | 0   | none            | none                      | none      | none      |  |  |
| 0                    | 1   | Upper quarter   | 180h - 1FFh               | C0h - FFh | 60h - 7Fh |  |  |
| 1                    | 0   | Upper half      | 100h - 1FFh               | 80h - FFh | 40h - 7Fh |  |  |
| 1                    | 1   | Whole memory    | 000h - 1FFh               | 00h - FFh | 00h - 7Fh |  |  |

Table 3. Write-protected block size

# 5 Memory organization

The memory is organized as shown in Figure 6: Block diagram.

Figure 6. Block diagram HOLD High Voltage  $\overline{\mathsf{W}}$ Control Logic Generator  $\bar{s}$ D I/O Shift Register Address Register Data and Counter Register Status Register Size of the Read only EEPROM area Y Decoder 1 Page X Decoder AI01272C

Instructions M950x0-W M950x0-R

#### 6 Instructions

Each instruction starts with a single-byte code, as summarized in Table 4: Instruction set.

If an invalid instruction is sent (one not contained in *Table 4: Instruction set*), the device automatically deselects itself.

| Instruction | Description            | Instruction Format                     |
|-------------|------------------------|----------------------------------------|
| WREN        | Write Enable           | 0000 X110 <sup>(1)</sup>               |
| WRDI        | Write Disable          | 0000 X100 <sup>(1)</sup>               |
| RDSR        | Read Status Register   | 0000 X101 <sup>(1)</sup>               |
| WRSR        | Write Status Register  | 0000 X001 <sup>(1)</sup>               |
| READ        | Read from Memory Array | 0000 A <sub>8</sub> 011 <sup>(2)</sup> |
| WRITE       | Write to Memory Array  | 0000 A <sub>8</sub> 010 <sup>(2)</sup> |

Table 4. Instruction set

### 6.1 Write Enable (WREN)

The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device.

As shown in *Figure 7: Write Enable (WREN) sequence*, to send this instruction to the device, Chip Select  $(\overline{S})$  is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select  $(\overline{S})$  being driven high.



Figure 7. Write Enable (WREN) sequence

16/39 DocID6512 Rev 11

<sup>1.</sup> X = Don't Care.

A<sub>8</sub> = 1 for the upper half of the memory array of the M95040, and 0 for the lower half, and is Don't Care for other devices.

M950x0-W M950x0-R Instructions

### 6.2 Write Disable (WRDI)

One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device. As shown in *Figure 8: Write Disable (WRDI) sequence*, to send this instruction to the device, Chip Select (S) is driven low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select (S) being driven high.

The Write Enable Latch (WEL) bit is reset by any of the following events:

- Power-up
- WRDI instruction execution
- WRSR instruction completion
- WRITE instruction completion
- Write Protect (W) line being held low.

Figure 8. Write Disable (WRDI) sequence



Instructions M950x0-W M950x0-R

#### 6.3 Read Status Register (RDSR)

The Read Status Register instruction is used to read the Status Register.

As shown in *Figure 9*, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte are then shifted in, on Serial Data Input (D). The current state of the bits in the Status register is shifted out, on Serial Data Out (Q). The Read Cycle is terminated by driving Chip Select  $(\overline{S})$  high.

The Status Register is always readable, even if a Write or Write Status Register cycle is in progress. During a Write Status Register cycle, the values of the non-volatile bits (BP0, BP1) become available when a new RDSR instruction is executed, after completion of the Write cycle. On the other hand, the two read-only bits (Write Enable Latch (WEL), Write In Progress (WIP)) are dynamically updated during the ongoing Write cycle.

It is possible to read the Status Register contents continuously, as described in Figure 9.

Bits b7, b6, b5 and b4 are always read as 1. The status and control bits of the Status register are as follows:

b7

1 1 1 1 BP1 BP0 WEL WIP

Block Protect bits
Write Enable Latch bit
Write In Progress bit

Table 5. Status register format

#### 6.3.1 WIP bit

The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress.

#### 6.3.2 WEL bit

The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write or Write Status Register instruction is accepted.

#### 6.3.3 BP1, BP0 bits

The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in *Table 3: Write-protected block size*) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set.

M950x0-W M950x0-R Instructions

S

C

Instruction

Status Register Out

High Impedance

T

MSB

Al01444D

Figure 9. Read Status Register (RDSR) sequence

Instructions M950x0-W M950x0-R

#### 6.4 Write Status Register (WRSR)

A Write Status Register (WRSR) instruction allows new values to be written to the Status register. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed.

The WRSR instruction is entered by driving Chip Select  $(\overline{S})$  low, sending the instruction code followed by the data byte on Serial Data input (D), and driving the Chip Select  $(\overline{S})$  signal high. Chip Select  $(\overline{S})$  must be driven high after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the WRSR instruction is not executed.

Driving the Chip Select (S) signal high at a byte boundary of the input data triggers the self-timed write cycle that takes  $t_W$  to complete (as specified in *Table 12: DC characteristics* (M950x0-W, device grade 6) to *Table 15: AC characteristics* (M950x0-R, device grade 6)). The instruction sequence is shown in *Figure 10: Write Status Register* (WRSR) sequence.

While the Write Status Register cycle is in progress, the Status register may still be read to check the value of the Write in progress (WIP) bit: the WIP bit is 1 during the self-timed write cycle  $t_{W}$ , and, 0 when the write cycle is complete. The WEL bit (Write enable latch) is also reset at the end of the write cycle  $t_{W}$ .

The WRSR instruction allows the user to change the values of the BP1, BP0 bits which define the size of the area that is to be treated as read only, as defined in *Table 3: Write-protected block size*. The contents of the BP1, BP0 bits are updated after the completion of the WRSR instruction, including the t<sub>W</sub> write cycle.

The WRSR instruction has no effect on the b7, b6, b5, b4, b1 and b0 bits in the Status register which are always read as 0.



Figure 10. Write Status Register (WRSR) sequence

The WRSR instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before)
- if a write cycle is already in progress
- if the device has not been deselected, by Chip Select  $(\overline{S})$  being driven high, after the eighth bit, b0, of the data byte has been latched in
- if Write Protect (W) is low during the WRSR command (instruction, address and data)

M950x0-W M950x0-R Instructions

#### Read from Memory Array (READ) 6.5

As shown in Figure 11: Read from Memory Array (READ) sequence, to send this instruction to the device, Chip Select (S) is first driven low. The bits of the instruction byte and address byte are then shifted in, on Serial Data Input (D). For the M95040, the most significant address bit, A8, is incorporated as bit b3 of the instruction byte, as shown in Table 4: Instruction set. The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q).

If Chip Select (S) continues to be driven low, an internal bit-pointer is automatically incremented at each clock cycle, and the corresponding data bit is shifted out.

When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction.

The Read cycle is terminated by driving Chip Select  $(\overline{S})$  high. The rising edge of the Chip Select (S) signal can occur at any time during the cycle.

The first byte addressed can be any byte within any page.

The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.

Table 6. Address range bits **Device** M95040 M95020 M95010 A7-A0 A6-A0 Address Bits A8-A0



Depending on the memory size, as shown in Table 6: Address range bits, the most significant address bits are Don't Care.

Instructions M950x0-W M950x0-R

#### 6.6 Write to Memory Array (WRITE)

As shown in <u>Figure 12</u>: Byte Write (WRITE) sequence, to send this instruction to the device, Chip Select  $(\overline{S})$  is first driven low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data input (D). The instruction is terminated by driving Chip Select  $(\overline{S})$  high at a byte boundary of the input data. The self-timed Write cycle, triggered by the rising edge of Chip Select  $(\overline{S})$ , continues for a period  $t_W$  (as specified in Table 12: DC characteristics (M950x0-W, device grade 6) to Table 15: AC characteristics (M950x0-R, device grade 6)). After this time, the Write in Progress (WIP) bit is reset to 0.

In the case of *Figure 12: Byte Write (WRITE) sequence*, Chip Select  $(\overline{S})$  is driven high after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. If, though, Chip Select  $(\overline{S})$  continues to be driven low, as shown in *Figure 13: Page Write (WRITE) sequence*, the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle. If Chip Select  $(\overline{S})$  still continues to be driven low, the next byte of input data is shifted in, and used to overwrite the byte at the start of the current page.

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before)
- if a Write cycle is already in progress
- if the device has not been deselected, by Chip Select (S) being driven high, at a byte boundary (after the rising edge of Serial Clock (C) that latches the last data bit, and before the next rising edge of Serial Clock (C) occurs anywhere on the bus)
- if Write Protect (W) is low or if the addressed page is in the area protected by the Block Protect (BP1 and BP0) bits

The self-timed write cycle  $t_W$  is internally executed as a sequence of two consecutive events: [Erase addressed byte(s)], followed by [Program addressed byte(s)]. An erased bit is read as "0" and a programmed bit is read as "1".



1. Depending on the memory size, as shown in *Table 6: Address range bits*, the most significant address bits are Don't Care.

Note:

M950x0-W M950x0-R Instructions



Figure 13. Page Write (WRITE) sequence

1. Depending on the memory size, as shown in *Table 6: Address range bits*, the most significant address bits are Don't Care.

# 7 Power-up and delivery states

### 7.1 Power-up state

After Power-up, the device is in the following state:

- Low power Standby Power mode
- Deselected (after Power-up, a falling edge is required on Chip Select ( $\overline{S}$ ) before any instructions can be started)
- Not in Hold Condition
- Write Enable Latch (WEL) is reset to 0
- Write In Progress (WIP) is reset to 0

The BP1 and BP0 bits of the Status register are unchanged from the previous power-down (they are non-volatile bits).

### 7.2 Initial delivery state

The device is delivered with the memory array set at all 1s (FFh). The Block Protect (BP1 and BP0) bits are initialized to 0.

M950x0-W M950x0-R Maximum rating

# 8 Maximum rating

Stressing the device outside the ratings listed in *Table 7: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 7. Absolute maximum ratings

| Symbol            | Parameter                                                     |       | Max.                 | Unit |
|-------------------|---------------------------------------------------------------|-------|----------------------|------|
|                   | Ambient operating temperature                                 | -40   | 130                  | °C   |
| T <sub>STG</sub>  | Storage temperature                                           | -65   | 150                  | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                             | see n | see note (1)         |      |
| V <sub>O</sub>    | Output voltage                                                | -0.50 | V <sub>CC</sub> +0.6 | V    |
| VI                | Input voltage                                                 | -0.50 | V <sub>CC</sub> +1.0 | V    |
| I <sub>OL</sub>   | DC output current (Q = 0)                                     | -     | 5                    | mA   |
| I <sub>IH</sub>   | DC output current (Q = 1)                                     | -     | 5                    | mA   |
| V <sub>CC</sub>   | Supply voltage                                                | -0.50 | 6.5                  | V    |
| V <sub>ESD</sub>  | Electrostatic pulse (Human Body Model) voltage <sup>(2)</sup> | -     | 4000                 | V    |

Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2011/65/EU.

<sup>2.</sup> Positive and negative pulses applied on pin pairs, according to the AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100pF, R1=1500  $\Omega$ , R2=500  $\Omega$ ).

# 9 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device.

Table 8. Operating conditions (M950x0-W)

| Symbol          | Parameter                                      | Min.            | Max. | Unit |
|-----------------|------------------------------------------------|-----------------|------|------|
| V <sub>CC</sub> | Supply voltage                                 | 2.5             | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature (device grade 6) | <del>-4</del> 0 | 85   | °C   |

Table 9. Operating conditions (M950x0-R)

| Symbol          | Parameter                     | Min.            | Max. | Unit |
|-----------------|-------------------------------|-----------------|------|------|
| V <sub>CC</sub> | Supply voltage                | 1.8             | 5.5  | V    |
| T <sub>A</sub>  | Ambient operating temperature | <del>-4</del> 0 | 85   | °C   |

Table 10. AC test measurement conditions

| Symbol         | Parameter                                  | Min. Max.                                |    | Unit |
|----------------|--------------------------------------------|------------------------------------------|----|------|
| C <sub>L</sub> | Load capacitance                           | 30                                       |    | pF   |
|                | Input rise and fall times                  | -                                        | 50 | ns   |
|                | Input pulse voltages                       | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> |    | V    |
|                | Input and output timing reference voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> |    | V    |

Figure 14. AC test measurement I/O waveform<sup>(1)</sup>



1. Output Hi-Z is defined as the point where data out is no longer driven.

Table 11. Capacitance (1)

| Symbol           | Parameter                      | Test condition         | Min. | Max. | Unit |
|------------------|--------------------------------|------------------------|------|------|------|
| C <sub>OUT</sub> | Output capacitance (Q)         | V <sub>OUT</sub> = 0 V | -    | 8    | pF   |
| C <sub>IN</sub>  | Input capacitance (D)          | V <sub>IN</sub> = 0 V  | -    | 8    | pF   |
|                  | Input capacitance (other pins) | V <sub>IN</sub> = 0 V  | -    | 6    | pF   |

1. Sampled only, not 100% tested, at TA=25  $^{\circ}$ C and a frequency of 5 MHz

26/39 DocID6512 Rev 11



Table 12. DC characteristics (M950x0-W, device grade 6)

| Symbol                          | Parameter                           | Test condition                                                                       | Min.                | Max.                | Unit |
|---------------------------------|-------------------------------------|--------------------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>                 | Input leakage current               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                        | -                   | ± 2                 | μA   |
| I <sub>LO</sub>                 | Output leakage current              | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                         | -                   | ± 2                 | μA   |
| I <sub>CC</sub>                 | Supply current                      | $C = 0.1V_{CC}/0.9V_{CC}$ at 5 MHz,<br>$V_{CC} = 2.5 \text{ V}, Q = \text{open}$     | -                   | 2                   | mA   |
| I <sub>CC1</sub>                | Supply current (Standby Power mode) | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ $V_{CC} = 2.5 \text{ V}$ | -                   | 1                   | μΑ   |
| V <sub>IL</sub>                 | Input low voltage                   |                                                                                      | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>                 | Input high voltage                  |                                                                                      | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>                 | Output low voltage                  | $I_{OL}$ = 1.5 mA, $V_{CC}$ = 2.5 V                                                  | -                   | 0.4                 | V    |
| V <sub>OH</sub>                 | Output high voltage                 | $I_{OH} = -0.4 \text{ mA}, V_{CC} = 2.5 \text{ V}$                                   | 0.8 V <sub>CC</sub> | -                   | V    |
| V <sub>RES</sub> <sup>(1)</sup> | Internal reset threshold voltage    |                                                                                      | 1.0                 | 1.65                | V    |

<sup>1.</sup> Characterized only, not 100% tested.

Table 13. DC characteristics (M950x0-R, device grade 6)

| Symbol                          | Parameter                           | Test condition                                                                                                             | Min.                | Max.                | Unit |
|---------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>                 | Input leakage current               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                                              | -                   | ± 2                 | μΑ   |
| I <sub>LO</sub>                 | Output leakage current              | S = $V_{CC}$ , voltage applied on Q = $V_{SS}$ or $V_{CC}$                                                                 | -                   | ± 2                 | μΑ   |
| 1                               | Supply current                      | $V_{CC}$ = 2.5 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ , $f_{C}$ = 5 MHz, Q = open                                             | ı                   | 3                   | mA   |
| ICCR                            | (Read)                              | $V_{CC}$ = 1.8 V, C = 0.1 $V_{CC}$ or 0.9 $V_{CC}$ at max clock frequency, Q = open                                        | -                   | 2                   | mA   |
|                                 |                                     | $V_{CC}$ = 5.0 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                              | -                   | 2                   | μΑ   |
| I <sub>CC1</sub>                | Supply current (Standby)            | $V_{CC}$ = 2.5 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                              | -                   | 1                   | μΑ   |
|                                 | (2.0                                | $V_{CC}$ = 1.8 V, $\overline{S}$ = $V_{CC}$ , $V_{IN}$ = $V_{SS}$ or $V_{CC}$                                              | -                   | 1                   | μΑ   |
| \ <u>/</u>                      | Input low voltage                   | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                            | -0.45               | 0.3V <sub>CC</sub>  | V    |
| V <sub>IL</sub>                 |                                     | 1.8 V < V <sub>CC</sub> < 2.5 V                                                                                            | -0.45               | 0.25V <sub>CC</sub> | V    |
| \/                              | Input high voltage                  | 2.5 V < V <sub>CC</sub> < 5.5 V                                                                                            | 0.7V <sub>CC</sub>  | V <sub>CC</sub> +1  | V    |
| V <sub>IH</sub>                 |                                     | 1.8 V < V <sub>CC</sub> < 2.5 V                                                                                            | 0.75V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>                 | Output low voltage                  | $V_{CC}$ = 2.5 V, $I_{OL}$ = 1.5 mA,<br>or $V_{CC}$ = 5.5 V, $I_{OL}$ = 2 mA                                               | -                   | 0.2V <sub>CC</sub>  | V    |
|                                 |                                     | V <sub>CC</sub> = 1.8 V, I <sub>OL</sub> = 0.15 mA                                                                         | -                   | 0.3                 | V    |
| V <sub>OH</sub>                 | Output high voltage                 | $V_{CC}$ = 2.5 V, $I_{OH}$ = -0.4 mA,<br>or $V_{CC}$ = 5.5 V, $I_{OH}$ = -2 mA,<br>or $V_{CC}$ = 1.8 V, $I_{OH}$ = -0.1 mA | 0.8V <sub>CC</sub>  | -                   | ٧    |
| V <sub>RES</sub> <sup>(1)</sup> | Internal reset<br>threshold voltage |                                                                                                                            | 1.0                 | 1.65                | V    |

<sup>1.</sup> Characterized only, not 100% tested.



Table 14. AC characteristics (M950x0-W, device grade 6)

| Test conditions specified in <i>Table 10</i> and <i>Table 8</i> |                   |                                             |      |      |      |  |
|-----------------------------------------------------------------|-------------------|---------------------------------------------|------|------|------|--|
| Symbol                                                          | Alt.              | Parameter                                   | Min. | Max. | Unit |  |
| f <sub>C</sub>                                                  | f <sub>SCK</sub>  | Clock frequency                             | D.C. | 10   | MHz  |  |
| t <sub>SLCH</sub>                                               | t <sub>CSS1</sub> | S active setup time                         | 15   | -    | ns   |  |
| t <sub>SHCH</sub>                                               | t <sub>CSS2</sub> | S not active setup time                     | 15   | -    | ns   |  |
| t <sub>SHSL</sub>                                               | t <sub>CS</sub>   | S deselect time                             | 40   | -    | ns   |  |
| t <sub>CHSH</sub>                                               | t <sub>CSH</sub>  | S active hold time                          | 25   | -    | ns   |  |
| t <sub>CHSL</sub>                                               |                   | S not active hold time                      | 15   | -    | ns   |  |
| t <sub>CH</sub> <sup>(1)</sup>                                  | t <sub>CLH</sub>  | Clock high time                             | 40   | -    | ns   |  |
| t <sub>CL</sub> <sup>(1)</sup>                                  | t <sub>CLL</sub>  | Clock low time                              | 40   | -    | ns   |  |
| t <sub>CLCH</sub> <sup>(2)</sup>                                | t <sub>RC</sub>   | Clock rise time                             | -    | 1    | μs   |  |
| t <sub>CHCL</sub> <sup>(2)</sup>                                | t <sub>FC</sub>   | Clock fall time                             | -    | 1    | μs   |  |
| t <sub>DVCH</sub>                                               | t <sub>DSU</sub>  | Data in setup time                          | 15   | -    | ns   |  |
| t <sub>CHDX</sub>                                               | t <sub>DH</sub>   | Data in hold time                           | 15   | -    | ns   |  |
| t <sub>HHCH</sub>                                               |                   | Clock low hold time after HOLD not active   | 15   | -    | ns   |  |
| t <sub>HLCH</sub>                                               |                   | Clock low hold time after HOLD active       | 20   | -    | ns   |  |
| t <sub>CLHL</sub>                                               |                   | Clock low setup time before HOLD active     | 0    | -    | ns   |  |
| t <sub>CLHH</sub>                                               |                   | Clock low setup time before HOLD not active | 0    | -    | ns   |  |
| t <sub>SHQZ</sub> (2)                                           | t <sub>DIS</sub>  | Output disable time                         | -    | 25   | ns   |  |
| t <sub>CLQV</sub>                                               | t <sub>V</sub>    | Clock low to output valid                   | -    | 35   | ns   |  |
| t <sub>CLQX</sub>                                               | t <sub>HO</sub>   | Output hold time                            | 0    | -    | ns   |  |
| t <sub>QLQH</sub> <sup>(2)</sup>                                | t <sub>RO</sub>   | Output rise time                            | -    | 20   | ns   |  |
| t <sub>QHQL</sub> <sup>(2)</sup>                                | t <sub>FO</sub>   | Output fall time                            | -    | 20   | ns   |  |
| t <sub>HHQV</sub>                                               | $t_{LZ}$          | HOLD high to output valid                   | -    | 25   | ns   |  |
| t <sub>HLQZ</sub> <sup>(2)</sup>                                | t <sub>HZ</sub>   | HOLD low to output high-Z                   | -    | 35   | ns   |  |
| t <sub>W</sub>                                                  | t <sub>WC</sub>   | Write time                                  | -    | 5    | ms   |  |

<sup>1.</sup>  $t_{CH}$  +  $t_{CL}$  must never be less than the shortest possible clock period, 1 /  $f_{C}$ (max)

<sup>2.</sup> Value guaranteed by characterization, not 100% tested in production.

Table 15. AC characteristics (M950x0-R, device grade 6)

| Test conditions specified in <i>Table 10</i> and <i>Table 9</i> <sup>(1)</sup> |                   |                                             |      |      |      |  |  |
|--------------------------------------------------------------------------------|-------------------|---------------------------------------------|------|------|------|--|--|
| Symbol                                                                         | Alt.              | Parameter                                   | Min. | Max. | Unit |  |  |
| f <sub>C</sub>                                                                 | f <sub>SCK</sub>  | Clock frequency                             | D.C. | 5    | MHz  |  |  |
| t <sub>SLCH</sub>                                                              | t <sub>CSS1</sub> | S active setup time                         | 90   | -    | ns   |  |  |
| t <sub>SHCH</sub>                                                              | t <sub>CSS2</sub> | S not active setup time                     | 90   | -    | ns   |  |  |
| t <sub>SHSL</sub>                                                              | t <sub>CS</sub>   | S deselect time                             | 100  | -    | ns   |  |  |
| t <sub>CHSH</sub>                                                              | t <sub>CSH</sub>  | S active hold time                          | 90   | -    | ns   |  |  |
| t <sub>CHSL</sub>                                                              |                   | S not active hold time                      | 90   | -    | ns   |  |  |
| t <sub>CH</sub> <sup>(2)</sup>                                                 | t <sub>CLH</sub>  | Clock high time                             | 90   | -    | ns   |  |  |
| t <sub>CL</sub> <sup>(1)</sup>                                                 | t <sub>CLL</sub>  | Clock low time                              | 90   | -    | ns   |  |  |
| t <sub>CLCH</sub> (3)                                                          | t <sub>RC</sub>   | Clock rise time                             | -    | 1    | μs   |  |  |
| t <sub>CHCL</sub> <sup>(2)</sup>                                               | t <sub>FC</sub>   | Clock fall time                             | -    | 1    | μs   |  |  |
| t <sub>DVCH</sub>                                                              | t <sub>DSU</sub>  | Data in setup time                          | 20   | -    | ns   |  |  |
| t <sub>CHDX</sub>                                                              | t <sub>DH</sub>   | Data in hold time                           | 30   | -    | ns   |  |  |
| t <sub>HHCH</sub>                                                              |                   | Clock low hold time after HOLD not active   | 70   | -    | ns   |  |  |
| t <sub>HLCH</sub>                                                              |                   | Clock low hold time after HOLD active       | 40   | -    | ns   |  |  |
| t <sub>CLHL</sub>                                                              |                   | Clock low setup time before HOLD active     | 0    | -    | ns   |  |  |
| t <sub>CLHH</sub>                                                              |                   | Clock low setup time before HOLD not active | 0    | -    | ns   |  |  |
| t <sub>SHQZ</sub> <sup>(2)</sup>                                               | t <sub>DIS</sub>  | Output disable time                         | -    | 100  | ns   |  |  |
| t <sub>CLQV</sub>                                                              | t <sub>V</sub>    | Clock low to output valid                   | -    | 80   | ns   |  |  |
| t <sub>CLQX</sub>                                                              | t <sub>HO</sub>   | Output hold time                            | 0    | -    | ns   |  |  |
| t <sub>QLQH</sub> (2)                                                          | t <sub>RO</sub>   | Output rise time                            | -    | 50   | ns   |  |  |
| t <sub>QHQL</sub> <sup>(2)</sup>                                               | t <sub>FO</sub>   | Output fall time                            | -    | 50   | ns   |  |  |
| t <sub>HHQV</sub>                                                              | $t_{LZ}$          | HOLD high to output valid                   | -    | 50   | ns   |  |  |
| t <sub>HLQZ</sub> <sup>(2)</sup>                                               | t <sub>HZ</sub>   | HOLD low to output high-Z                   | -    | 100  | ns   |  |  |
| t <sub>W</sub>                                                                 | t <sub>WC</sub>   | Write time                                  | -    | 5    | ms   |  |  |

<sup>1.</sup> The test flow guarantees the AC parameter values defined in this table (when  $V_{CC}$  = 1.8 V) and the AC parameter values defined in *Table 14: AC characteristics (M950x0-W, device grade 6)* (when  $V_{CC}$  = 2.5 or when  $V_{CC}$  = 5.0 V).

<sup>2.</sup>  $t_{CH}$  +  $t_{CL}$  must never be less than the shortest possible clock period, 1 /  $f_{C}$ (max)

<sup>3.</sup> Value guaranteed by characterization, not 100% tested in production.

Figure 15. Serial input timing



Figure 16. Hold timing



C tCLQV tCLCH tCHCL tCL tSHSL tSHQZ

Q ADDR LSB IN

Al01449f

Figure 17. Serial output timing

## 10 Package mechanical data

In order to meet environmental requirements, ST offers the device in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Figure 18. SO8N 8-lead plastic small outline 150 mils body width, package outline

1. Drawing is not to scale.

Table 16. SO8N 8-lead plastic small outline, 150 mils body width, package mechanical data

| Symbol |      | Millimeters |      | Inches <sup>(1)</sup> |        |        |
|--------|------|-------------|------|-----------------------|--------|--------|
|        | Тур. | Min.        | Max. | Тур.                  | Min.   | Max.   |
| А      | -    | -           | 1.75 | -                     | -      | 0.0689 |
| A1     | -    | 0.1         | 0.25 | -                     | 0.0039 | 0.0098 |
| A2     | -    | 1.25        | -    | -                     | 0.0492 | -      |
| b      | -    | 0.28        | 0.48 | -                     | 0.011  | 0.0189 |
| С      | -    | 0.17        | 0.23 | -                     | 0.0067 | 0.0091 |
| ccc    | -    | -           | 0.1  | -                     | -      | 0.0039 |
| D      | 4.9  | 4.8         | 5    | 0.1929                | 0.189  | 0.1969 |
| E      | 6    | 5.8         | 6.2  | 0.2362                | 0.2283 | 0.2441 |
| E1     | 3.9  | 3.8         | 4    | 0.1535                | 0.1496 | 0.1575 |
| е      | 1.27 | -           | -    | 0.05                  | -      | -      |
| h      | -    | 0.25        | 0.5  | -                     | 0.0098 | 0.0197 |
| k      | -    | 0°          | 8°   | -                     | 0°     | 8°     |
| L      | -    | 0.4         | 1.27 | -                     | 0.0157 | 0.05   |
| L1     | 1.04 | -           | -    | 0.0409                | -      | -      |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

32/39 DocID6512 Rev 11



Figure 19. TSSOP8 8-lead thin shrink small outline, package outline

1. Drawing is not to scale.

Table 17. TSSOP8 8-lead thin shrink small outline, package mechanical data

| Symbol              |      | Millimeters |      | Inches <sup>(1)</sup> |        |        |
|---------------------|------|-------------|------|-----------------------|--------|--------|
| Symbol              | Тур. | Min.        | Max. | Тур.                  | Min.   | Max.   |
| А                   | -    | -           | 1.2  | -                     | -      | 0.0472 |
| A1                  | -    | 0.05        | 0.15 | -                     | 0.002  | 0.0059 |
| A2                  | 1    | 0.8         | 1.05 | 0.0394                | 0.0315 | 0.0413 |
| b                   | -    | 0.19        | 0.3  | -                     | 0.0075 | 0.0118 |
| С                   | -    | 0.09        | 0.2  | -                     | 0.0035 | 0.0079 |
| СР                  | -    | -           | 0.1  | -                     | -      | 0.0039 |
| D                   | 3    | 2.9         | 3.1  | 0.1181                | 0.1142 | 0.122  |
| е                   | 0.65 | -           | -    | 0.0256                | -      | -      |
| E                   | 6.4  | 6.2         | 6.6  | 0.252                 | 0.2441 | 0.2598 |
| E1                  | 4.4  | 4.3         | 4.5  | 0.1732                | 0.1693 | 0.1772 |
| L                   | 0.6  | 0.45        | 0.75 | 0.0236                | 0.0177 | 0.0295 |
| L1                  | 1    | -           | -    | 0.0394                | -      | -      |
| α                   | -    | 0°          | 8°   | -                     | 0°     | 8°     |
| N (number of leads) |      | 8           |      |                       | 8      |        |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Pin 1

Pin 1

ZW\_MEeV2

Figure 20. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, outline

- 1. Drawing is not to scale.
- 2. The central pad (area E2 by D2 in the above illustration) is pulled, internally, to  $V_{SS}$ . It must not be allowed to be connected to any other voltage or signal line on the PCB, for example during the soldering process.
- 3. The circle in the top view of the package indicates the position of pin 1.

Table 18. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, data

| Currely of         |       | Millimeters |       | Inches <sup>(1)</sup> |        |        |
|--------------------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol             | Тур.  | Min.        | Max.  | Тур.                  | Min.   | Max.   |
| Α                  | 0.550 | 0.450       | 0.600 | 0.0217                | 0.0177 | 0.0236 |
| A1                 | 0.020 | 0.000       | 0.050 | 0.0008                | 0.0000 | 0.0020 |
| b                  | 0.250 | 0.200       | 0.300 | 0.0098                | 0.0079 | 0.0118 |
| D                  | 2.000 | 1.900       | 2.100 | 0.0787                | 0.0748 | 0.0827 |
| D2 (rev MC)        | -     | 1.200       | 1.600 | -                     | 0.0472 | 0.0630 |
| E                  | 3.000 | 2.900       | 3.100 | 0.1181                | 0.1142 | 0.1220 |
| E2 (rev MC)        | -     | 1.200       | 1.600 | -                     | 0.0472 | 0.0630 |
| е                  | 0.500 | -           | -     | 0.0197                | -      | -      |
| K (rev MC)         | -     | 0.300       | -     | -                     | 0.0118 | -      |
| L                  | -     | 0.300       | 0.500 | -                     | 0.0118 | 0.0197 |
| L1                 | -     | -           | 0.150 | -                     | -      | 0.0059 |
| L3                 | -     | 0.300       | -     | -                     | 0.0118 | -      |
| eee <sup>(2)</sup> | -     | 0.080       | -     | -                     | 0.0031 | -      |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

34/39 DocID6512 Rev 11

<sup>2.</sup> Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.

M950x0-W M950x0-R Part numbering

## 11 Part numbering

Table 19. Ordering information scheme



Revision history M950x0-W M950x0-R

# 12 Revision history

Table 20. Document revision history

| Date            | Version | Changes                                                                                                                                                                                                                                                                                                                                     |
|-----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-May-2000     | 2.2     | s/issuing three bytes/issuing two bytes/ in the 2nd sentence of the Byte Write Operation                                                                                                                                                                                                                                                    |
| 16-Mar-2001 2.3 |         | Human Body Model meets JEDEC std (Table 2). Minor adjustments to Figs 7,9,10,11 & Tab 9. Wording changes, according to the standard glossary Illustrations and Package Mechanical data updated                                                                                                                                              |
| 19-Jul-2001     | 2.4     | Temperature range '3' added to the -W supply voltage range in DC and AC characteristics                                                                                                                                                                                                                                                     |
| 11-Oct-2001     | 3.0     | Document reformatted using the new template                                                                                                                                                                                                                                                                                                 |
| 26-Feb-2002     | 3.1     | Description of chip deselect after 8th clock pulse made more explicit                                                                                                                                                                                                                                                                       |
| 27-Sep-2002     | 3.2     | Position of A8 in Read Instruction Sequence Figure corrected. Load Capacitance $C_L$ changed                                                                                                                                                                                                                                                |
| 24-Oct-2002     | 3.3     | Minimum values for tCHHL and tCHHH changed.                                                                                                                                                                                                                                                                                                 |
| 24-Feb-2003     | 3.4     | Description of Read from Memory Array (READ) instruction corrected, and clarified                                                                                                                                                                                                                                                           |
| 28-May-2003     | 3.5     | New products, identified by the process letter W, added                                                                                                                                                                                                                                                                                     |
| 25-Jun-2003     | 3.6     | Correction to current products, identified by the process letter K not L. I <sub>CC</sub> changed in DC characteristics, and t <sub>CHHL</sub> , t <sub>CHHH</sub> substituted in AC characteristics  Voltage range -S upgraded by removing it, and adding the -R voltage range in its place  Temperature range 5 removed.                  |
| 21-Nov-2003     | 4.0     | Table of contents, and Pb-free options added. V <sub>IL</sub> (min) improved to -0.45V                                                                                                                                                                                                                                                      |
| 02-Feb-2004     | 4.1     | V <sub>IL</sub> (max) and t <sub>CLQV</sub> (max) changed                                                                                                                                                                                                                                                                                   |
| 01-Mar-2004     | 5.0     | Absolute Maximum Ratings for V <sub>IO</sub> (min) and V <sub>CC</sub> (min) improved. Soldering temperature information clarified for RoHS compliant devices. New 5V and 2.5V devices, with process letter W, promoted from preliminary data to full data. Device Grade 3 clarified, with reference to HRCF and automotive environments    |
| 05-Oct-2004     | 6.0     | Product List summary table added. Process identification letter "G" information added. Order information for Tape and Reel changed to T. AEC-Q100-002 compliance. Device Grade information clarified. tHHQX corrected to tHHQV. Signal Description updated.  10MHz, 5ms Write is now the present product. tCH+tCL<1/fC constraint clarified |

M950x0-W M950x0-R Revision history

Table 20. Document revision history

| Table 20. Document revision history |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|-------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Date                                | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                     |         | Document converted to new template, <i>Table 5: Status register format</i> moved to below <i>Section 6.3: Read Status Register (RDSR)</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                                     |         | PDIP package removed. UFDFPN8 (MB) package added (see <i>Figure 20</i> and <i>Table 18</i> ) and SO8N package specifications updated (see <i>Figure 18</i> and <i>Table 16</i> ). Packages are ECOPACK® compliant.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                                     |         | Section 6.7: Cycling added. Section 2.8: Supply voltage (VCC) added and information removed below Section 4: Operating features.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|                                     |         | Figure 3: Bus master and memory devices on the SPI bus modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 06-Nov-2006                         | 7       | T <sub>LEAD</sub> parameter modified, <i>Note 1</i> changed, and T <sub>A</sub> added to <i>Table 7: Absolute maximum ratings</i> . Characteristics of previous product identified by process letter K removed. CL modified in <i>Table 10: AC test measurement conditions</i> . Note removed below <i>Table 13</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                     |         | Information in <i>Table 13</i> is no longer Preliminary data, $I_{CC}$ , $I_{CC1}$ and $V_{IL}$ modified. End timing line of $t_{SHQZ}$ moved in <i>Figure 17</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                                     |         | t <sub>CHHL</sub> and t <sub>CHHH</sub> changed to t <sub>CLHL</sub> and t <sub>CLHH</sub> , respectively in <i>Figure 16</i> , <i>Table 18</i> , <i>Table 17</i> , <i>Table 14</i> , <i>Table 19</i> and <i>Table 15</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                                     |         | Plating technology and Process updated in Table 19: Ordering information scheme.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|                                     | 8       | Section 2.8: Supply voltage (VCC) updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                     |         | Section 3: Connecting to the SPI bus modified. Section 6.6: Write to Memory Array (WRITE) modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 20-Mar-2008                         |         | Device grade 6 removed in the 4.5 to 5.5 V V <sub>CC</sub> range (see <i>Table 8</i> ). <i>Table 13: DC characteristics (M950x0-R, device grade 6)</i> modified. <i>Table 14: AC characteristics (M950x0-W, device grade 6)</i> modified: frequency changed from 5 MHz to 10 MHz. <i>Table 15: AC characteristics (M950x0-R, device grade 6)</i> modified: frequency changed from 2 MHz to 5 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                                     |         | Section 10: Package mechanical data:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|                                     |         | Inches are calculated from millimeters and rounded to the third decimal digit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                     |         | UFDFPN8 package specifications modified.  Plus of the specific at the spe |  |  |
|                                     |         | Blank option removed below Plating technology in <i>Table 19: Ordering information scheme</i> . Table 25, Table 26 and Table 27 added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                                     | 9       | Section 2.8: Supply voltage (VCC) and Section 6.4: Write Status Register (WRSR) updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                     |         | Section 6.6: Write to Memory Array (WRITE) clarified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 24-Sep-2009                         |         | I <sub>OL</sub> and I <sub>OH</sub> added to <i>Table 7: Absolute maximum ratings</i> .  V <sub>RES</sub> added to DC characteristics tables 13, 12, 15 and 13. t <sub>CLOV</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                                     |         | modified in Figure 15: AC characteristics (M950x0-R, device grade 6).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                     |         | Note added to Table 15: AC characteristics (M950x0-R, device grade 6).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                                     |         | Figure 15: Serial input timing, Figure 16: Hold timing and Figure 17: Serial output timing updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                                     |         | Note added below Figure 20: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, outline.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                                     |         | /W process option removed from <i>Table 19: Ordering information scheme</i> . ECOPACK text updated. Small text changes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                     |         | 2001 / Ort toxt apadica. Official toxt offdinges.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |



Revision history M950x0-W M950x0-R

Table 20. Document revision history

| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 02-Feb-2012 | 10      | Document renamed from "M95040 M95020 M95010" to "M950x0 M950x0-W M950x0-R" Silhouette of UDFPN8 (MB or MC) on the cover page updated.  Section 6.3: Read Status Register (RDSR) updated.  Text modified in Section 6.3.1: WIP bit.  Table 7: Absolute maximum ratings updated.  Figure 20: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, outline modified.  Table 18: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, data updated.  Removed tables of available products from Section 11: Part numbering.                               |  |  |
| 24-May-2013 | 11      | Document renamed from "M95040 M95020 M95010" to "M950x0-W M950x0-R".  Silhouette of UDFPN8 (MB or MC) on the cover page updated.  Section 6.3: Read Status Register (RDSR) updated.  Text modified in Section 6.3.1: WIP bit.  Table 7: Absolute maximum ratings updated.  Tables 8, 13, 15, 17, 19 removed.  Figure 20: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, outline modified.  Table 18: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 × 3mm, data updated.  Removed tables of available products from Section 11: Part numbering. |  |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID6512 Rev 11 39/39

### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time. without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2013 STMicroelectronics - All rights reserved.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

