









UCC12041-Q1 SLUSEE6 - JUNE 2021

# UCC12041-Q1 High-Efficiency, Low-EMI, 3-kV<sub>RMS</sub> Basic Isolation DC/DC Converter

### 1 Features

- High-efficiency DC/DC converter with integrated transformer technology
- AEC-Q100 qualified with the following results:
  - Device temperature Grade 1: -40°C to 125°C ambient operating Temperature
- **Functional Safety-Capable** 
  - Documentation available to aid functional safety system design
- Output power (typical): 500 mW
- Regulated 5 V or 3.3 V output with selectable 400mV headroom voltage to power an LDO
- Input voltage: 4.5 V to 5.5 V
- Robust isolation barrier:
  - Isolation rating: 3 kV<sub>RMS</sub> Surge capability: 6.5 kV<sub>PK</sub> Working voltage: 850 V<sub>RMS</sub> Minimum CMTI: 100 V/ns
- Thermal shutdown
- Short circuit recovery
- 16-pin wide-body SOIC package with > 8-mm creepage and clearance
- Extended temperature range: -40°C to 125°C
- Safety-related certifications (planned):
  - DIN V VDE V 0884-11:2017-01
  - 3000-V<sub>RMS</sub> isolation for 1 minute per UL 1577
  - UL certification per IEC 60950-1 and IEC 62368- 1 end equipment standards
  - CQC approval per GB4943.1-2011



Simplified Application

## 2 Applications and Uses

- On-board charger
- Battery management system
- Traction inverter
- DC/DC converter for HEV/EVs

## 3 Description

UCC12041-Q1 is an automotive qualified DC/DC power module with 3-kV<sub>RMS</sub> basic isolation rating designed to provide efficient, isolated power to isolated circuits that require a bias supply with a well-regulated output voltage. The device integrates a transformer and DC/DC controller with a proprietary architecture to provide 500 mW (typical) of isolated power with low EMI.

The UCC12041-Q1 integrates protection features for increased system robustness. The device also has an enable pin, synchronization capability, and regulated 5-V or 3.3-V output options with headroom. The UCC12041-Q1 is a low-profile, miniaturized solution offered in a wide-body SOIC package with 2.65-mm height (typical).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE       | BODY SIZE (NOM)    |
|-------------|---------------|--------------------|
| UCC12041-Q1 | DVE SOIC (16) | 10.30 mm × 7.50 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



Typical Efficiency vs. Load



## **Table of Contents**

| 1 Features1                             | 7.2 Functional Block Diagram1                          |
|-----------------------------------------|--------------------------------------------------------|
| 2 Applications and Uses1                | 7.3 Feature Description1                               |
| 3 Description1                          | 7.4 Device Functional Modes1                           |
| 4 Revision History2                     | 8 Application and Implementation1                      |
| 5 Pin Configuration and Functions3      | 8.1 Application Information1                           |
| 6 Specifications 4                      | 8.2 Typical Application1                               |
| 6.1 Absolute Maximum Ratings4           | 9 Power Supply Recommendations2                        |
| 6.2 ESD Ratings4                        | 10 Layout2                                             |
| 6.3 Recommended Operating Conditions4   | 10.1 Layout Guidelines2                                |
| 6.4 Thermal Information4                | 10.2 Layout Example2                                   |
| 6.5 Power Ratings5                      | 11 Device and Documentation Support2                   |
| 6.6 Insulation Specifications5          | 11.1 Device Support2                                   |
| 6.7 Safety-Related Certifications6      | 11.2 Documentation Support2                            |
| 6.8 Safety Limiting Values6             | 11.3 Receiving Notification of Documentation Updates 2 |
| 6.9 Electrical Characteristics7         | 11.4 Support Resources2                                |
| 6.10 Switching Characteristics8         | 11.5 Trademarks2                                       |
| 6.11 Insulation Characteristics Curves9 | 11.6 Electrostatic Discharge Caution2                  |
| 6.12 Typical Characteristics10          | 11.7 Glossary2                                         |
| 7 Detailed Description14                | 12 Mechanical and Packaging Information2               |
| 7.1 Overview14                          |                                                        |
|                                         |                                                        |

# **4 Revision History**

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2021 | *        | Initial release |

## **5 Pin Configuration and Functions**



Figure 5-1. DVE Package 16-Pin SOIC Top View

Table 5-1. Pin Functions

| PIN     |     | TYPE (1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                            |  |  |
|---------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME    | NO. | ITPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                            |  |  |
| EN      | 1   | I        | Enable pin. Forcing EN low disables the device. Pull high to enable normal device functionality.                                                                                                                                                                                                                                                       |  |  |
| GNDP    | 2   | Р        | Power ground return connection for VINP.                                                                                                                                                                                                                                                                                                               |  |  |
| GNDS    | 9   | Р        | Connect to GNDS plane on printed circuit board. Do not use as only ground connection for VISO. Ensure pin 15 is connected to circuit ground.                                                                                                                                                                                                           |  |  |
| GNDS    | 15  | Р        | Secondary side ground return connection for VISO. Connect bypass capacitor from VISO to this pin.                                                                                                                                                                                                                                                      |  |  |
|         | 6   |          |                                                                                                                                                                                                                                                                                                                                                        |  |  |
|         | 7   | _        | Pins internally connected together. No other electrical connection. Pins belong to primary-side voltage domain. Connect to GNDP on printed circuit board.                                                                                                                                                                                              |  |  |
| NC      | 8   |          | para renage contains consists of the printer stream and                                                                                                                                                                                                                                                                                                |  |  |
| INC     | 10  |          |                                                                                                                                                                                                                                                                                                                                                        |  |  |
|         | 11  | _        | No internal connection. Pin belongs to isolated voltage domain. Connect to GNDS on print<br>circuit board.                                                                                                                                                                                                                                             |  |  |
|         | 12  |          | onean sourd.                                                                                                                                                                                                                                                                                                                                           |  |  |
| SYNC    | 4   | I        | Synchronous clock input pin. Provide a clock signal to synchronize multiple UCC12041-Q1 devices or connect to GNDP for standalone operation using the internal oscillator. If the SYNC pin is left open make sure to it separate it from any switching noise to avoid false clock coupling.                                                            |  |  |
| SYNC_OK | 5   | 0        | Active-low, open-drain diagnostic output. Pin is asserted LOW if there is no external SYNC clock or one that is outside of the operating range of the UCC12041-Q1 is detected. In this state, the external clock is ignored and the DC/DC converter is clocked by the internal oscillator. The pin is in high-impedance if a clock is applied on SYNC. |  |  |
| SEL     | 13  | I        | $V_{ISO}$ selection pin. $V_{ISO}$ setpoint is 5.0 V when SEL is shorted to $V_{ISO}$ , 5.4 V when SEL is connected to $V_{ISO}$ through a 100-k $\Omega$ resistor, 3.3 V when SEL is shorted to GNDS, and 3.7 V when SEL is connected to GNDS through a 100-k $\Omega$ resistor. For more information see the Section 7.4 section.                    |  |  |
| VINP    | 3   | Р        | Primary side input supply voltage pin. A 10-μF ceramic capacitor to GNDP on pin 2, placed close to the device pins, is required.                                                                                                                                                                                                                       |  |  |
| VISO    | 14  | Р        | Isolated supply voltage pin. A 10-µF ceramic capacitor to GNDS on pin 15, placed close to the device pins, is required. See <i>Section 8.2.2.1</i> section.                                                                                                                                                                                            |  |  |

<sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

| ,                                                                                | MIN  | MAX                  | UNIT |
|----------------------------------------------------------------------------------|------|----------------------|------|
| VINP to GNDP                                                                     | -0.3 | 6.0                  | V    |
| EN, SYNC, SYNC_OK, to GNDP                                                       | -0.3 | VINP + 0.3,<br>≤ 6.0 | V    |
| VISO to GNDS                                                                     | -0.3 | 6.0                  | V    |
| SEL to GNDS                                                                      | -0.3 | VISO + 0.3,<br>≤ 6.0 | V    |
| V <sub>ISO</sub> output power at T <sub>a</sub> = 25°C, P <sub>OUT_MAX</sub> (2) |      | 675                  | mW   |
| Operating junction temperature range, T <sub>J</sub>                             | -40  | 150                  | °C   |
| Storage temperature, T <sub>stg</sub>                                            | -65  | 150                  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) See the VISO Load Recommended Operating Area section for maximum rated values across temperature and V<sub>INP</sub> conditions for each different V<sub>ISO</sub> output mode.

### 6.2 ESD Ratings

|        |                         |                                                                                | VALUE | UNIT  |
|--------|-------------------------|--------------------------------------------------------------------------------|-------|-------|
| V      | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 | V     |
| V(ESD) | Lieutiostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | \ \ \ |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                      |                                                           | MIN  | NOM  | MAX  | UNIT |
|----------------------|-----------------------------------------------------------|------|------|------|------|
| V <sub>INP</sub>     | Primary side supply voltage                               | 4.5  | 5.0  | 5.5  | V    |
| V <sub>EN</sub>      | EN pin input voltage                                      | 0    |      | 5.5  | V    |
| V <sub>SYNC</sub>    | SYNC pin input voltage                                    | 0    |      | 5.5  | V    |
| V <sub>SYNC-OK</sub> | SYNC_OK pen drain pin voltage                             | 0    |      | 5.5  | V    |
| V <sub>ISO</sub>     | Isolated power supply voltage                             | 0    |      | 5.7  | V    |
| V <sub>SEL</sub>     | Input voltage                                             | 0    |      | 5.7  | V    |
| f <sub>SYNC</sub>    | External DC/DC converter synchronization signal frequency | 14.4 | 16.0 | 17.6 | MHz  |
| P <sub>VISO</sub>    | $V_{\rm ISO}$ output power at $T_a$ = 25°C <sup>(1)</sup> |      |      | 500  | mW   |
| Ta                   | Ambient temperature                                       | -40  |      | 125  | °C   |
| $T_{J}$              | Junction temperature                                      | -40  |      | 150  | °C   |

(1) See the Section 7.3.3 section for maximum rated values across temperature and V<sub>INP</sub> conditions for each different V<sub>ISO</sub> output mode.

#### 6.4 Thermal Information

|                       |                                              | UCC12041-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC(1)                            | DVE (SOIC)  | UNIT |
|                       |                                              | 16 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 57.5        | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 21.6        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 33.8        | °C/W |
| Ψ <sub>J</sub> Τ      | Junction-to-top characterization parameter   | 10.2        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 33.7        | °C/W |

Product Folder Links: UCC12041-Q1

Submit Document Feedback

6.4 Thermal Information (continued)

|                       | THERMAL METRIC <sup>(1)</sup>                | DVE (SOIC) | UNIT |
|-----------------------|----------------------------------------------|------------|------|
|                       |                                              | 16 PINS    |      |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _          | °C/W |

(1) The value of R<sub>BJA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. This value was calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board when P<sub>DP</sub> = 129 mW, P<sub>DS</sub> = 142 mW and P<sub>DT</sub> = 129 mW. The board temperature is taken from Pin 12.For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.

## **6.5 Power Ratings**

 $V_{INP}$  = 5.0 V,  $C_{INP}$  =  $C_{OUT}$  = 10  $\mu$ F,  $T_J$  = 150°C, Internal Clock mode

|                 | PARAMETER                                       | TEST CONDITIONS                                             | VALUE | UNIT |
|-----------------|-------------------------------------------------|-------------------------------------------------------------|-------|------|
| P <sub>D</sub>  | Power dissipation                               | SEL connected to GNDS (3.3-V V <sub>ISO</sub> output mode), | 460   | mW   |
| P <sub>DP</sub> | Power dissipation by driver side (primary)      |                                                             | 148   | mW   |
| P <sub>DS</sub> | Power dissipation by rectifier side (secondary) | I <sub>ISO</sub> = 135 mA                                   | 164   | mW   |
| P <sub>DT</sub> | Power dissipation by transformer                |                                                             | 148   | mW   |

## 6.6 Insulation Specifications

|                   | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                               | VALUE              | UNIT             |
|-------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENERAL           | -                                                    |                                                                                                                                                                                               |                    |                  |
| CLR               | External clearance <sup>(1)</sup>                    | Shortest terminal-to-terminal distance through air                                                                                                                                            | > 8                | mm               |
| CPG               | External creepage <sup>(1)</sup>                     | Shortest terminal-to-terminal distance across the package surface                                                                                                                             | > 8                | mm               |
| DTI               | Distance through the insulation                      | Minimum internal gap (internal clearance)                                                                                                                                                     | > 120              | μm               |
| CTI               | Comparative tracking index                           | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                         | > 600              | V                |
|                   | Material group                                       | According to IEC 60664-1                                                                                                                                                                      | I                  |                  |
|                   |                                                      | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                    | I-IV               |                  |
|                   | Overvoltage Category                                 | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                    | I-IV               |                  |
|                   |                                                      | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                   | 1-111              |                  |
| DIN V VDE         | V 0884-11:2017-01 (2) (Planned Certification Ta      | rgets)                                                                                                                                                                                        |                    |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage            | AC voltage (bipolar)                                                                                                                                                                          | 1202               | $V_{PK}$         |
| V <sub>IOWM</sub> | Maximum working isolation voltage                    | AC voltage (sine wave) Time dependent dielectric breakdown (TDDB) test                                                                                                                        | 850                | V <sub>RMS</sub> |
|                   |                                                      | DC voltage                                                                                                                                                                                    | 1202               | V <sub>DC</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                  | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60s (qualification);<br>V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1s (100% production)                                                    | 4243               | $V_{PK}$         |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>       | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST}$ = 1.3 × $V_{IOSM}$ = 6500 $V_{PK}$ (qualification)                                                                           | 5000               | $V_{PK}$         |
|                   |                                                      | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s};$ $V_{pd(m)} = 1.2 \times V_{IORM} = 1442 \text{ V}_{PK}, t_m = 10 \text{ s}$                       | ≤ 5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                       | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \times V_{IORM} = 1442 \text{ V}_{PK}$ , $t_m = 10 \text{ s}$              | ≤ 5                | рС               |
|                   |                                                      | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM},  t_{ini} = 1  s; \\ V_{pd(m)} = 1.5 \times V_{IORM} = 1803  V_{PK},  t_m = 1  s$ | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup>  | V <sub>IO</sub> = 0.4 sin (2πft), f = 1 MHz                                                                                                                                                   | 3.5                | pF               |
|                   |                                                      | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Isolation resistance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                       | > 10 <sup>11</sup> | Ω                |
|                   |                                                      | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                             | > 10 <sup>9</sup>  | 1                |
|                   | Pollution degree                                     |                                                                                                                                                                                               | 2                  |                  |
|                   | Climatic category                                    |                                                                                                                                                                                               | 40/125/21          |                  |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



6.6 Insulation Specifications (continued)

| PARAMETER        |                                        | TEST CONDITIONS                                                                                                                                                                          | VALUE | UNIT             |  |  |  |
|------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------|--|--|--|
| UL 1577 (Plan    | UL 1577 (Planned Certification Target) |                                                                                                                                                                                          |       |                  |  |  |  |
| V <sub>ISO</sub> |                                        | $\begin{aligned} &V_{TEST} = V_{ISO} = 3000 \ V_{RMS}, t = 60 \ s \ (qualification); V_{TEST} = 1.2 \\ &\times V_{ISO} = 3600 \ V_{RMS}, t = 1 \ s \ (100\% \ production) \end{aligned}$ | 3000  | V <sub>RMS</sub> |  |  |  |

- Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these
- This coupler is suitable for basic insulation only within the maximum operating ratings. Compliance with the safety ratings are ensured by means of suitable protective circuits.
- Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
- Apparent charge is electrical discharge caused by a partial discharge (pd).
- All pins on each side of the barrier tied together creating a two-terminal device.

## 6.7 Safety-Related Certifications

| VDE                                                                                                                                                            | UL                                                                                                                                                                                                  | UL                           | CQC                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------|
| Plan to certify according to DIN V<br>VDE V 0884-11:2017- 01                                                                                                   |                                                                                                                                                                                                     |                              | Plan to certify according to GB4943.1-2011                                                                |
| Basic insulation Maximum transient isolation voltage, 4243 VPK; Maximum repetitive peak isolation voltage, 1202 VPK; Maximum surge isolation voltage, 5000 VPK | Basic insulation per UL<br>60950-1-07+A1+A2, IEC 60950-1<br>2nd Ed.+A1+A2, UL 62368-1- 14<br>and IEC 62368-1 2nd Ed., 850<br>VRMS maximum working voltage<br>(pollution degree 1, material group I) | Single protection, 3000 VRMS | Basic insulation, Altitude ≤ 5000 m,<br>Tropical Climate, 595 V <sub>RMS</sub> maximum<br>working voltage |
| Certificate number: (planned)                                                                                                                                  | Master contract number: (planned)                                                                                                                                                                   | File number: (planned)       | Certificate number: (planned)                                                                             |

## 6.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry, resulting in zero power delivered to V<sub>ISO</sub> and all the power being dissipated inside the device.

|                | PARAMETER                | TEST CONDITIONS                                                                            | MAX  | UNIT |
|----------------|--------------------------|--------------------------------------------------------------------------------------------|------|------|
| 1.             | Safety input current (1) | $R_{\theta JA} = 57.5$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C (see Figure 6-2) | 395  | mA   |
| Is             | Salety input current V   | $R_{\theta JA} = 57.5$ °C/W, $V_I = 4.5$ V, $T_J = 150$ °C, $T_A = 25$ °C (see Figure 6-2) | 483  | IIIA |
| Ps             | Safety input power       | $R_{\theta JA} = 57.5$ °C/W, $T_J = 150$ °C, $T_A = 25$ °C (see Figure 6-3)                | 2174 | mW   |
| T <sub>S</sub> | Safety temperature (1)   |                                                                                            | 150  | °C   |

The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance, R<sub>B,IA</sub>, in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.  $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.



### 6.9 Electrical Characteristics

Over operating temperature range ( $T_J = -40^{\circ}\text{C}$  to 150°C),  $V_{INP} = 4.5\text{V}$  to 5.5V,  $C_{INP} = C_{OUT} = 10~\mu\text{F}$ , internal clock mode, unless otherwise noted. All typical values at  $T_A = 25^{\circ}\text{C}$  and  $V_{INP} = 5.0\text{V}$ .

|                          | ise noted. All typical values at T <sub>A</sub> = PARAMETER | TEST CONDITIONS                                                                                              | MIN  | TYP  | MAX  | UNIT |
|--------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT SUPPLY             | Υ                                                           |                                                                                                              |      |      |      |      |
| I <sub>VINQ</sub>        | VINP quiescent current, disabled                            | EN=LOW                                                                                                       |      |      | 100  | uA   |
|                          |                                                             | EN=HI; SEL shorted to VISO (5.0-V output)                                                                    |      | 52   | 80   |      |
|                          |                                                             | EN=HI; SEL 100 kΩ to VISO (5.4-V output)                                                                     |      | 48   | 70   |      |
| I <sub>VINO</sub>        | VINP operating current, no load                             | EN=HI; SEL shorted to GNDS (3.3-V output)                                                                    |      | 96   | 140  | mA   |
|                          |                                                             | EN=HI; SEL 100 kΩ to GNDS (3.7-V output)                                                                     |      | 82   | 120  |      |
| I <sub>VIN_SC</sub>      | DC current from VINP supplyunder short circuit on VISO      | VISO short to GNDS                                                                                           |      | 245  |      | mA   |
| V <sub>UVPR</sub>        | VINP under-voltage lockout rising threshold                 |                                                                                                              |      | 4.25 | 4.45 | V    |
| V <sub>UVPF</sub>        | VINP under-voltage lockout falling threshold                |                                                                                                              | 3.5  | 3.75 |      | V    |
| V <sub>UVPH</sub>        | VINP under-voltage lockout hysteresis                       |                                                                                                              |      | 0.5  |      | V    |
| EN, SYNC INP             | UT PINS                                                     |                                                                                                              |      |      |      |      |
| V <sub>IR</sub>          | Input voltage threshold, logic HIGH                         | Rising edge                                                                                                  |      |      | 2.2  | V    |
| V <sub>IF</sub>          | Input voltage threshold, logic LOW                          | Falling edge                                                                                                 | 0.8  |      |      | V    |
| I <sub>EN</sub>          | Enable Pin Input Current                                    | V <sub>EN</sub> = 5.0 V                                                                                      |      | 5    | 10   | uA   |
| I <sub>SYNC</sub>        | SYNC Pin Input Current                                      | V <sub>SYNC</sub> = 5.0 V                                                                                    |      | 0.02 | 1    | uA   |
| SYNC_OK PIN              | ,                                                           |                                                                                                              |      |      |      |      |
| V <sub>OL</sub>          | SYNC_OK output low voltage                                  | I <sub>SYNC_OK</sub> = -2 mA                                                                                 |      | 0.15 |      | V    |
| I <sub>LKG_SYNC_OK</sub> | SYNC_OK pin leakage current                                 | V <sub>SYNC_OK</sub> = 5.0 V                                                                                 |      |      | 1    | uA   |
| DC/DC CONVE              | RTER                                                        |                                                                                                              |      |      |      |      |
|                          |                                                             | SEL shorted to VISO (5.0-V output); I <sub>ISO</sub> = 55 mA <sup>(3)</sup>                                  | 4.8  | 5    | 5.2  | V    |
| $V_{ISO}$                | Isolated supply output voltage                              | SEL 100 k $\Omega$ to VISO (5.4-V output); I <sub>ISO</sub> = 45 mA <sup>(3)</sup>                           | 5.18 | 5.4  | 5.62 | V    |
| VISO                     | isolated supply output voltage                              | SEL shorted to GNDS (3.3-V output); $I_{\rm ISO}$ = 100 mA $^{(3)}$                                          | 3.17 | 3.3  | 3.43 | V    |
|                          |                                                             | SEL 100k $\Omega$ to GNDS (3.7-V output); I <sub>ISO</sub> = 90 mA $^{(3)}$                                  | 3.55 | 3.7  | 3.85 | V    |
|                          |                                                             | 20-MHz bandwidth, CLOAD = 10 uF    0.1 uF,   SEL shorted to VISO (5.0-V output); I <sub>ISO</sub> =   100 mA |      | 50   |      | mV   |
| .,                       | Voltage ripple on isolated supply                           | 20-MHz bandwidth, CLOAD = 10 uF $  $ 0.1 uF, SEL 100 kΩ to VISO (5.4-V output); $I_{ISO}$ = 90 mA            |      | 50   |      | mV   |
| V <sub>ISO(RIP)</sub>    | output (pk-pk) <sup>(1)</sup>                               | 20-MHz bandwidth, CLOAD = 10 uF    0.1 uF, SEL shorted to GNDS (3.3-V output); I <sub>ISO</sub> = 145 mA     |      | 50   |      | mV   |
|                          |                                                             | 20-MHz bandwidth, CLOAD = 10 uF    0.1 uF, SEL shorted to GNDS (3.7-V output); I <sub>ISO</sub> = 130 mA     |      | 50   |      | mV   |
| V <sub>ISO(LINE)</sub>   | V <sub>ISO</sub> DC line regulation                         | SEL shorted to VISO (5.0-V output); I <sub>ISO</sub> = 55 mA, VINP = 4.5 V to 5.5 V                          |      |      | 1%   |      |
| ▼ISU(LINE)               | V <sub>ISO</sub> DO line regulation                         | SEL shorted to GNDS (3.3-V output); I <sub>ISO</sub> = 100 mA, VINP = 4.5 V to 5.5 V                         |      |      | 1%   |      |



## 6.9 Electrical Characteristics (continued)

Over operating temperature range (T $_J$  =  $-40^{\circ}$ C to 150 $^{\circ}$ C),  $V_{INP}$  = 4.5V to 5.5V,  $C_{INP}$  =  $C_{OUT}$  = 10  $\mu$ F, internal clock mode, unless otherwise noted. All typical values at  $T_A$  = 25 $^{\circ}$ C and  $V_{INP}$  = 5.0V.

|                        | PARAMETER                                  | TEST CONDITIONS                                                                               | MIN TYP | MAX  | UNIT |
|------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------|---------|------|------|
| V                      | V <sub>ISO</sub> DC load regulation        | SEL shorted to VISO (5.0-V output); I <sub>ISO</sub> = 0 to 100 mA                            | 1.5%    |      |      |
| V <sub>ISO(LOAD)</sub> | V <sub>ISO</sub> DC load regulation        | SEL shorted to GNDS (3.3-V output); I <sub>ISO</sub> = 0 to 145 mA                            | 1.5%    |      |      |
|                        |                                            | SEL shorted to VISO (5.0-V output); I <sub>ISO</sub> = 100 mA                                 | 60%     |      |      |
| EFF                    | Efficiency at maximum recommended load (2) | SEL 100 kΩ to VISO (5.4-V output); $I_{ISO}$ = 90 mA                                          | 60%     |      |      |
| EFF                    |                                            | SEL shorted to GNDS (3.3-V output); I <sub>ISO</sub> = 145 mA                                 | 50%     |      |      |
|                        |                                            | SEL 100 kΩ to GNDS (3.7-V output); $I_{ISO}$ = 130 mA                                         | 53%     |      |      |
|                        | VISO rice time 100/ 000/                   | EN = change from LO to HI, SEL shorted to VISO (5.0-V output); I <sub>ISO</sub> = 1 mA        | 750     | 1000 | μs   |
| t <sub>RISE</sub>      | VISO rise time, 10% - 90%                  | EN = change from LO to HI, SEL 100 k $\Omega$ to GNDS (3.3-V output); I <sub>ISO</sub> = 1 mA | 300     | 500  | μs   |
| THERMAL SHUT           | DOWN                                       |                                                                                               |         |      |      |
| TSD <sub>THR</sub>     | Thermal shutdown threshold <sup>(1)</sup>  | Junction Temperature, Rising                                                                  | 165     |      | °C   |
| TSD <sub>HYST</sub>    | Thermal shutdown hysteresis <sup>(1)</sup> | Junction Temperature, Falling                                                                 | 27      |      | °C   |

<sup>(1)</sup> Not tested in production. Ensured by characterization.

### 6.10 Switching Characteristics

Over operating temperature range ( $T_J$  =  $-40^{\circ}$ C to 150°C),  $V_{INP}$  = 4.5V to 5.5V,  $C_{INP}$  =  $C_{OUT}$  = 10  $\mu$ F, internal clock mode, unless otherwise noted. All typical values at  $T_A$  = 25°C and  $V_{INP}$  = 5.0V.

|                     | PARAMETER                                            | TEST CONDITIONS                                         | MIN | TYP | MAX | UNIT |
|---------------------|------------------------------------------------------|---------------------------------------------------------|-----|-----|-----|------|
| f <sub>SW_INT</sub> | DC/DC Converter Clock                                | Internal clock mode                                     |     | 8   |     | MHz  |
| СМТІ                | Static common-mode transient immunity <sup>(1)</sup> | Slew Rate of GNDP versus GNDS, V <sub>CM</sub> = 1000 V | 100 |     |     | V/ns |

(1) Not tested in production. Ensured by characterization.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

<sup>(2)</sup> Efficiency calculation: EFF =  $(V_{ISO} \times I_{ISO}) / (V_{INP} \times I_{INP})$ .

<sup>(3)</sup> See the VISO Load Recommended Operating Area section for discussion of V<sub>ISO</sub> regulation across load and temperature conditions for all output voltage settings.

## **6.11 Insulation Characteristics Curves**









Figure 6-3. Thermal Derating Curve for Safety
Limiting Power per VDE

## 6.12 Typical Characteristics



## **6.12 Typical Characteristics (continued)**



## **6.12 Typical Characteristics (continued)**



## **6.12 Typical Characteristics (continued)**





## 7 Detailed Description

### 7.1 Overview

The UCC12041-Q1 device integrates a high-efficiency, low-emissions isolated DC/DC converter. This approach provides typically 500 mW of clean, steady power across a 3000-V<sub>RMS</sub> basic isolation barrier.

The integrated DC/DC converter uses switched mode operation and proprietary circuit techniques to reduce power losses and boost efficiency. Specialized control mechanisms, clocking schemes, and the use of an on-chip transformer provide high efficiency and low radiated emissions.

The VINP supply is provided to the primary power controller that switches the power stage connected to the integrated transformer. Power is transferred to the secondary side, rectified, and regulated to a level set by the SEL pin condition.

A fast feedback control loop monitors VISO and the output load, and ensures low overshoots and undershoots during load transients. Undervoltage lockout (UVLO) with hysteresis is integrated on the VINP supply, which ensures robust system performance under noisy conditions.

UCC12041-Q1 is suitable for applications that have limited board space and require more integration. These devices are also suitable for very-high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Enable and Disable

Forcing EN low disables the device, which greatly reduces the VINP power consumption. Pull the EN pin high to enable normal device functionality. The EN pin has a weak internal pull-down resistor, so the device floats to the disable state if the pin is left open.

#### 7.3.2 UVLO, Power-Up, and Power-Down Behavior

The UCC12041-Q1 has an undervoltage lockout (UVLO) on the VINP power supply. Upon power-up, while the VINP voltage is below the threshold voltage  $V_{UVPR}$ , the primary side transformer driver is disabled, and VISO output is off. The output powers up once the threshold is met. Likewise, if VINP falls below  $V_{UVPF}$ , the converter is disabled and there is no output at VISO. Both UVLO threshold voltages have hysteresis to avoid chattering.

### 7.3.3 V<sub>ISO</sub> Load Recommended Operating Area

Figure 7-1 depicts the device  $V_{ISO}$  regulation behavior across the output load range, including when the output is overloaded. For proper device operation, ensure that the device VISO output load does not exceed the maximum output current ( $I_{OUT\_MAX}$ ). The value for  $I_{OUT\_MAX}$  over different temperature and  $V_{INP}$  conditions are shown from Maximum  $V_{ISO}$  Output Current vs. Temperature to Maximum  $V_{ISO}$  Output Current vs. Temperature. The following protection mechanisms will be engaged if the UCC12041-Q1 is loaded beyond the recommended operating area:

- 1. The device limits the maximum output power. If a load exceeding I<sub>OUT\_MAX</sub> is applied, V<sub>ISO</sub> drops accordingly to meet the maximum power limit.
- 2. If  $V_{\rm ISO}$  drops below nominal 3.8 V while operating in the constant power limit region, the over-power fold-back feature will switch the power converter from active rectification to passive rectification, and the built-in recovery hysteresis will ensure the UCC12041-Q1 recovers at a lower output power. The device returns to active rectification when load drops and  $V_{\rm ISO}$  increases above nominal 4.3 V.
- 3. The device triggers a soft-start reset if  $V_{ISO}$  drops below the nominal 1.8-V threshold. This reset is designed to protect the device during  $V_{ISO}$  short-circuit conditions.
- 4. Thermal shutdown protection disables the converter if the device is operated in any of the above regions long enough to raise the silicon junction temperature above the thermal shutdown threshold. See the Section 7.3.4 section for more details on this device feature.



Figure 7-1. V<sub>ISO</sub> Load Recommended Operating Area Description

### 7.3.4 Thermal Shutdown

Thermal protection is also integrated to help prevent the device from getting damaged during overload and short-circuit conditions on the isolated output. Under these conditions, the device temperature starts to increase. When the silicon junction temperature  $T_j$  sensed at the primary side die goes above the threshold  $TSD_{THR}$ (typical 165°C), thermal shutdown activates and the primary controller turns off which removes the energy supplied to the  $V_{ISO}$  load, which causes the device to cool off. When the junction temperature drops approximately  $27^{\circ}C$  ( $TSD_{HYST}$ ) from the shutdown point, the device starts to function normally. If an overload or output short-circuit condition prevails, this protection cycle is repeated. Make sure the design prevents the device junction temperatures from reaching such high values.

#### 7.3.5 External Clocking and Synchronization

The UCC12041-Q1 has an internal oscillator trimmed to drive the transformer at 8.0 MHz. An external clock may be applied at the SYNC pin to override the internal oscillator. This external clock will be divided by 2, so the target range for the external clock signal at SYNC is 16 MHz ±10%. When a valid external clock signal is detected, the internal spread spectrum modulation (SSM) algorithm is disabled. This allows an external clock signal with a unique SSM to be applied. The depth and frequency of SSM is a tradeoff verses low frequency modulated VISO voltage ripple. The SYNC\_OK pin is asserted LOW if there is no external SYNC clock or one



that is outside of the operating range of the device is detected. In this state, the external clock is ignored and the DC/DC converter is clocked by the internal oscillator. The pin is in high-impedance if a valid clock is applied on SYNC.

#### 7.3.6 V<sub>ISO</sub> Output Voltage Selection

The SEL pin is monitored during power-up — within the first 1 ms after applying VINP above the UVLO rising threshold or enabling via the EN pin — to detect the desired regulation voltage for the VISO output. Note that after this initial monitoring, the SEL pin no longer affects the VISO output level. In order to change the output mode selection, either the EN pin must be toggled or the VINP power supply must be cycled off and back on. Section 6.4 provides more details on the SEL pin functionality.

#### 7.3.7 Electromagnetic Compatibility (EMC) Considerations

UCC12041-Q1 devices use spread spectrum modulation algorithm for the internal oscillator and advanced internal layout scheme to minimize radiated emissions at the system level.

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 32. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the device incorporates many chip-level design improvements for overall system robustness.

#### 7.4 Device Functional Modes

Table 7-1 lists the supply functional modes for this device.

**INPUTS** Isolated Supply Output Voltage (V<sub>ISO</sub>) Setpoint EN **SEL** HIGH Shorted to VISO 5.0 V HIGH 100 k $\Omega$  to VISO 5.4 V HIGH Shorted to GNDS 3.3 V 100 kΩ to GNDS 3.7 V HIGH OPEN(1) HIGH UNSUPPORTED LOW Х 0 V

**Table 7-1. Device Functional Modes** 

(1) The SEL pin has an internal weak pull-down resistance to ground, but leaving this pin open is not recommended.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The UCC12041-Q1 device is suitable for applications that have limited board space and desire more integration. This device is also suitable for very high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive.

### 8.2 Typical Application

Figure 8-1 shows the typical application schematic for the UCC12041-Q1 device supplying an isolated load.



Figure 8-1. Typical Application

## 8.2.1 Design Requirements

To design using UCC12041-Q1, a few simple design considerations must be evaluated. Table 8-1 shows some recommended values for a typical application. See Power Supply Recommendations and Layout sections to review other key design considerations for the UCC12041-Q1.

**Table 8-1. Design Parameters** 

| PARAMETER                                                                                     | RECOMMENDED VALUE                                                                            |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Input supply voltage, V <sub>INP</sub>                                                        | 4.5 V to 5.5 V                                                                               |
| Decoupling capacitance between V <sub>INP</sub> and GNDP                                      | 10 μF, 16 V, ± 10%, X7R                                                                      |
| Decoupling capacitance between V <sub>ISO</sub> and GNDS <sup>(1)</sup>                       | 10 μF, 16 V, ± 10%, X7R                                                                      |
| Optional additional capacitance on VISO or VINP to reduce high-frequency ripple               | 0.1 μF, 50 V, ± 10%, X7R                                                                     |
| Pull-up resistor from SYNC_OK to V <sub>INP</sub> , R <sub>PU</sub>                           | 100 kΩ                                                                                       |
| Pull-up resistor from SEL to V <sub>ISO</sub> for 5.0-V output voltage mode, R <sub>SEL</sub> | 0 Ω                                                                                          |
| Pull-up resistor from SEL to V <sub>ISO</sub> for 5.4-V output voltage mode, R <sub>SEL</sub> | 100 kΩ                                                                                       |
| Optional SYNC signal impedance-matching resistor, R <sub>SYNC</sub>                           | Match source — typical values are 50 $\Omega$ , 75 $\Omega$ , 100 $\Omega$ , or 1 k $\Omega$ |
| External clock signal applied on SYNC                                                         | 16 MHz                                                                                       |

<sup>(1)</sup> See VISO Output Capacitor Selection section.



### 8.2.2 Detailed Design Procedure

Place ceramic decoupling capacitors as close as possible to the device pins. For the input supply, place the capacitor(s) between pin 3 (VINP) and pin 2 (GNDP). For the isolated output supply, place the capacitor(s) between pin 14 (VISO) and pin 15 (GNDS). This location is of particular importance to the input decoupling capacitor, because this capacitor supplies the transient current associated with the fast switching waveforms of the power drive circuits. The recommended capacitor value is 10  $\mu$ F. Ensure the capacitor dielectric material is compatible with the target application temperature.

### 8.2.2.1 VISO Output Capacitor Selection

The UCC12041-Q1 is optimized to run with an effective output capacitance of 5  $\mu$ F to 20  $\mu$ F. A ceramic capacitor is recommended. Ceramic capacitors have DC-Bias and temperature derating effects, which both have influence the final effective capacitance. Choose the right capacitor carefully in combination with considering its package size, dielectric and voltage rating. It is good design practice to include one 0.1- $\mu$ F capacitor close to the device for high-frequency noise reduction.

## 8.2.3 Application Curves













## 9 Power Supply Recommendations

The recommended input supply voltage (VINP) for the UCC12041-Q1 is between 4.5 V and 5.5 V. To help ensure reliable operation, adequate decoupling capacitors must be located as close to supply pins as possible. Place local bypass capacitors between the VINP and GNDP pins at the input, and between VISO and GNDS at the isolated output supply. Low ESR, ceramic surface mount capacitors are recommended. It is further suggested that one place two such capacitors: one with a value of 10  $\mu$ F for supply bypassing, and an additional 100-nF capacitor in parallel for high frequency filtering. The input supply must have an appropriate current rating to support output load required by the end application.

## 10 Layout

## 10.1 Layout Guidelines

The UCC12041-Q1 integrated isolated power solution simplifies system design and reduces board area usage. Proper PCB layout is important in order to achieve optimum performance. Here is a list of recommendations:

- 1. Place decoupling capacitors as close as possible to the device pins. For the input supply, place the capacitor(s) between pin 3 (VINP) and pin 2 (GNDP). For the isolated output supply, place the capacitor(s) between pin 14 (VISO) and pin 15 (GNDS). This location is of particular importance to the input decoupling capacitor, because this capacitor supplies the transient current associated with the fast switching waveforms of the power drive circuits.
- 2. Because the device does not have a thermal pad for heat-sinking, the device dissipates heat through the respective GND pins. Ensure that enough copper (preferably a connection to the ground plane) is present on all GNDP and GNDS pins for best heat-sinking.
- 3. If space and layer count allow, it is also recommended to connect the VINP, GNDP, VISO and GNDS pins to internal ground or power planes through multiple vias of adequate size. Alternatively, make traces for these nets as wide as possible to minimize losses.
- 4. TI also recommends grounding the no-connect pins (NC) to their respective ground planes. For pins 6, 7, and 8, connect to GNDP. For pins 10, 11, and 12, connect to GNDS. This will allow more continuous ground planes and larger thermal mass for heat-sinking.
- 5. A minimum of four layers is recommended to accomplish a low-EMI PCB design. Inner layers can be spaced closer than outer layers and used to create a high-frequency bypass capacitor between GNDP and GNDS to reduce radiated emissions. Ensure proper spacing, both inter-layer and layer-to-layer, is implemented to avoid reducing isolation capabilities. These spacings will vary based on the printed circuit board construction parameters, such as dielectric material and thickness.
- 6. Pay close attention to the spacing between primary ground plane (GNDP) and secondary ground plane (GNDS) on the PCB outer layers. The effective creepage and or clearance of the system will be reduced if the two ground planes have a lower spacing than that of the device package.
- 7. To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the UCC12041-Q1 device on the outer copper layers.



## 10.2 Layout Example



Figure 10-1. Layout Example



## 11 Device and Documentation Support

## 11.1 Device Support

## 11.1.1 Development Support

For development support, refer to:

Isolated 5-V bias supply for automotive CISPR 25, class 5 emissions, reference design

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- UCC12050 Evaluation Module User Guide
- Isolation Glossary

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical and Packaging Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 2-Jul-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| UCC12041QDVERQ1  | ACTIVE | SO-MOD       | DVE                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | UCC12041Q1              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jul-2021

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC12041QDVERQ1 | SO-MOD          | DVE                | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 3-Jul-2021



#### \*All dimensions are nominal

| Device          | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| UCC12041QDVERQ1 | SO-MOD              | DVE | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated