







TEXAS INSTRUMENTS

TLIN1022A-Q1 SLLSFK9 – JUNE 2021

# TLIN1022A-Q1 Dual Local Interconnect Network (LIN) Transceiver with Dominant State Timeout

## 1 Features

- AEC-Q100 (grade 1) qualified for automotive applications
- Compliant to LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2 A and ISO/DIS 17987–4 electrical physical layer (EPL) specification
- Conforms to SAE J2602-1 LIN network for vehicle applications
- Functional Safety-Capable
  - Documentation available to aid in functional safety system design
- Supports 12-V battery applications
- LIN transmit data rate up to 20 kbps
- LIN receive data rate up to 100 kbps
- Wide operational supply voltage range from 4 V to 36 V
- Sleep mode: ultra-low current consumption allows wake-up event from:
  - LIN bus
  - Local wake up through EN
- Power up and power down glitch-free operation on LIN bus and RXD output
- · Protection features:
  - ±45 V LIN bus fault tolerant
  - Undervoltage protection on V<sub>SUP</sub>
  - TXD Dominant time out protection (DTO)
  - Thermal shutdown protection
  - Unpowered node or ground disconnection failsafe at system level.
- Available in SOIC (14) package and leadless VSON (14) package with wettable flanks



Simplified Schematics, Commander Mode<sup>1</sup>

## **2** Applications

- Body electronics and lighting
- · Hybrid electric vehicles and power train systems
- Infotainment and cluster
- Appliances

## **3 Description**

The TLIN1022A-Q1 is a Dual Local Interconnect Network (LIN) physical layer transceiver with integrated wake-up and protection features, compliant with LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A and ISO/DIS 17987–4 standards. LIN is a single wire bidirectional bus typically used for low speed in-vehicle networks using data rates up to 20 kbps. The TLIN1022A-Q1 is designed to support 12-V applications with wider operating voltage and additional bus-fault protection.

The LIN receiver supports data rates up to 100 kbps for faster in-line programming. The TLIN1022A-Q1 converts the LIN protocol data stream on the TXD input into a LIN bus signal using a current-limited wave-shaping driver which reduces electromagnetic emissions (EME). The receiver converts the data stream to logic-level signals that are sent to the microprocessor through the open-drain RXD pin. Ultra-low current consumption is possible using the sleep mode which allows wake-up via LIN bus or EN pin.

# Device Information PART NUMBER PACKAGE<sup>(1)</sup> BODY SIZE (NOM) TLIN1022A-Q1 SOIC (14) (D) 5.00 mm x 8.65 mm VSON (14) (DMT) 3.00 mm x 4.50 mm

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Schematics, Responder Mode<sup>2</sup>

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        |                |
| 4 Description (Continued)            |                |
| 5 Revision History                   |                |
| 6 Pin Configuration and Functions    |                |
| 7 Specifications                     |                |
| 7.1 Absolute Maximum Ratings         |                |
| 7.2 ESD Ratings                      |                |
| 7.3 ESD Ratings - IEC                |                |
| 7.4 Thermal Information              |                |
| 7.5 Recommended Operating Conditions | <mark>6</mark> |
| 7.6 Electrical Characteristics       | <mark>6</mark> |
| 7.7 Duty Cycle Characteristics       | <mark>8</mark> |
| 7.8 Switching Characteristics        | 10             |
| 7.9 Typical Characteristics          | 11             |
| 8 Parameter Measurement Information  |                |
| 9 Detailed Description               | 21             |
| 9.1 Overview                         |                |
|                                      |                |

| 9.2 Functional Block Diagram                         | 22                |
|------------------------------------------------------|-------------------|
| 9.3 Feature Description                              |                   |
| 9.4 Device Functional Modes                          |                   |
| 10 Application Information Disclaimer                |                   |
| 10.1 Application Information                         |                   |
| 10.2 Typical Application                             | 28                |
| 11 Layout                                            | 32                |
| 11.1 Layout Guidelines                               | 32                |
| 11.2 Layout Example                                  | 33                |
| 12 Device and Documentation Support                  | 34                |
| 12.1 Documentation Support                           | 34                |
| 12.2 Receiving Notification of Documentation Updates | s <mark>34</mark> |
| 12.3 Support Resources                               | 34                |
| 12.4 Trademarks                                      | 34                |
| 12.5 Electrostatic Discharge Caution                 | 35                |
| 12.6 Glossary                                        |                   |
| 13 Mechanical, Packaging, and Orderable              |                   |
| Information                                          | 35                |
|                                                      |                   |



## 4 Description (Continued)

The TLIN1022A-Q1 integrates a resistor for LIN responder node applications, ESD protection, and fault protection which allow for a reduced amount of external components in the applications. The device prevents back-feed current through LIN to the supply input in case of a ground shift or supply voltage disconnection. The device also includes undervoltage detection, temperature shutdown protection, and loss-of-ground protection.

## **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2021 | *        | Initial release |



## **6** Pin Configuration and Functions





Figure 6-1. D Package, 14-Pin (SOIC), Top View

Figure 6-2. DMT Package, 14-Pin (VSON), Top View

| F                                                                     | PIN              | Tuno                                                                                                   | DESCRIPTION                                                                                            |  |  |
|-----------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|
| NO.                                                                   | NAME             | Туре                                                                                                   | DESCRIPTION                                                                                            |  |  |
| 1                                                                     | RXD1             | 0                                                                                                      | Channel 1 RXD Output (open-drain) interface reporting state of LIN bus voltage                         |  |  |
| 2                                                                     | 2 EN1 I          |                                                                                                        | Channel 1 Enable Input- High puts the channel 1 in normal operation mode and low puts it in sleep mode |  |  |
| 3                                                                     | TXD1             | I                                                                                                      | Channel 1 TXD input interface to control state of LIN output                                           |  |  |
| 4                                                                     | RXD2             | 0                                                                                                      | Channel 2 RXD Output (open-drain) interface reporting state of LIN bus voltage                         |  |  |
| 5 EN2 I Channel 2 Enable Input- High puts the channel 2 in sleep mode |                  | Channel 2 Enable Input- High puts the channel 2 in normal operation mode and low puts it in sleep mode |                                                                                                        |  |  |
| 7                                                                     | TXD2             | I                                                                                                      | Channel 2 TXD input interface to control state of LIN output                                           |  |  |
| 8                                                                     | GND              | GND                                                                                                    | Ground                                                                                                 |  |  |
| 9                                                                     | LIN2             | HV I/O                                                                                                 | Channel 2 High voltage LIN bus single-wire transmitter and receiver                                    |  |  |
| 10                                                                    | V <sub>SUP</sub> | Supply                                                                                                 | Device Supply Voltage (connected to battery in series with external reverse blocking diode)            |  |  |
| 13                                                                    | LIN1             | HV I/O                                                                                                 | Channel 1 High voltage LIN bus single-wire transmitter and receiver                                    |  |  |
| 6, 11, 12,<br>14                                                      |                  |                                                                                                        | Not Connected                                                                                          |  |  |
| Therr                                                                 | Thermal Pad –    |                                                                                                        | Can be connected to the PCB ground plane to improve thermal coupling (DMT package only)                |  |  |

#### Table 6-1. Pin Functions



## **7** Specifications

#### 7.1 Absolute Maximum Ratings

#### (1) (2)

| Symbol             | Parameter                             | MIN  | MAX | UNIT |
|--------------------|---------------------------------------|------|-----|------|
| V <sub>SUP</sub>   | Supply voltage range (ISO/DIS 17987)  | -0.3 | 45  | V    |
| V <sub>LIN</sub>   | LIN bus input voltage (ISO/DIS 17987) | -45  | 45  | V    |
| V <sub>LOGIC</sub> | Logic pin voltage (RXD, TXD, EN)      | -0.3 | 6   | V    |
| I <sub>O</sub>     | Logic pin output current              |      | 8   | mA   |
| TJ                 | Junction temperature range            | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to ground terminal.

#### 7.2 ESD Ratings

|                                            | ESD Ratings                                                                                         |                                                                                                    |       |  |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------|--|
|                                            |                                                                                                     | Human body model (HBM) classification level 3A: TXD, RXD, EN Pins, per AEC Q100-002 <sup>(1)</sup> | ±4000 |  |
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM) classification level 3B: LIN and $V_{\text{SUP}}$ Pin with respect to ground | ±8000                                                                                              | V     |  |
|                                            |                                                                                                     | Charged device model (CDM)<br>classification level C5, per AEC<br>Q100-011                         | ±1500 |  |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 ESD Ratings - IEC

|                    | ESD and Surge Protection Ratings                                               |                                                                                 |       | UNIT |
|--------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge, LIN, $V_{SUP}$ to $GND^{(1)}$                         | IEC 62228-2 per ISO 10605<br>Contact discharge<br>R = 330 $\Omega$ , C = 150 pF | ±8000 | V    |
|                    | ISO 7637-2 and IEC 62228-2 per IEC<br>62215-3 transients according to IBEE LIN | Pulse 1                                                                         | -100  | V    |
|                    |                                                                                | Pulse 2                                                                         | 75    | V    |
| GND )              | Pulse 3a                                                                       | -150                                                                            | V     |      |
|                    | Pulse 3b                                                                       | 100                                                                             | V     |      |

(1) Results given here are specific to the IEC 62228-2 Integrated circuits – EMC evaluation of transceivers – Part 2: LIN transceivers. Testing performed by OEM approved independent 3rd party, EMC report available upon request.

(2) ISO 7637 is a system level transient test. Different system level configurations may lead to different results

#### 7.4 Thermal Information

|                       |                                              | TLIN1022AD-Q1 | TLIN1022ADMT-Q1 |      |
|-----------------------|----------------------------------------------|---------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)      | DMT (VSON)      | UNIT |
|                       |                                              | 14-PINS       | 14-PINS         |      |
| R <sub>OJA</sub>      | Junction-to-ambient thermal resistance       | 82.3          | 35.5            | °C/W |
| R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance    | 41.5          | 18.1            | °C/W |
| R <sub>ØJB</sub>      | Junction-to-board thermal resistance         | 38.4          | 13.1            | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 8.9           | 0.6             | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 38.1          | 13.1            | °C/W |



## 7.4 Thermal Information (continued)

|                       |                                              | TLIN1022AD-Q1 | TLIN1022ADMT-Q1 |      |
|-----------------------|----------------------------------------------|---------------|-----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)      | DMT (VSON)      | UNIT |
|                       |                                              | 14-PINS       | 14-PINS         |      |
| R <sub>OJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a           | 2.5             | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 7.5 Recommended Operating Conditions

parameters valid across -40°C  $\leq T_A \leq 125$ °C (unless otherwise noted)

|                      | PARAMETER - DEFINITION            |     | NOM MAX | UNIT |
|----------------------|-----------------------------------|-----|---------|------|
| V <sub>SUP</sub>     | Supply voltage                    | 4   | 36      | V    |
| V <sub>LIN</sub>     | LIN Bus input voltage             | 0   | 36      | V    |
| V <sub>LOGIC</sub>   | Logic Pin Voltage (RXD, TXD, EN)  | 0   | 5.25    | V    |
| T <sub>A</sub>       | Ambient temperature range         | -40 | 125     | °C   |
| TSD                  | Thermal shutdown rising threshold | 165 |         | °C   |
| TSD <sub>(HYS)</sub> | Thermal shutdown hysteresis       |     | 15      | °C   |

## 7.6 Electrical Characteristics

parameters valid across -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C (unless otherwise noted)

|                                 | PARAMETER                                                                                                     | TEST CONDITIONS                                                                                               | MIN | TYP  | MAX  | UNIT |
|---------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Power Su                        | pply                                                                                                          |                                                                                                               |     |      |      |      |
| V <sub>SUP</sub>                | Operational supply voltage (ISO/DIS 17987 Param 10)                                                           | Device is operational beyond the LIN<br>defined nominal supply voltage range<br>See Figure 8-1 and Figure 8-2 | 4   |      | 36   | V    |
| V <sub>SUP</sub>                | Param 10): Normal Mode: Ramp VSUP<br>while LIN signal is a 10 kHZ Square<br>Wave with 50 % duty cycle and 36V | , , , , , , , , , , , , , , , , , , , ,                                                                       | 4   |      | 36   | V    |
| swing                           | Sleep Mode                                                                                                    | 4                                                                                                             |     | 36   | V    |      |
| UV <sub>SUP</sub>               | Undervoltage V <sub>SUP</sub> threshold                                                                       |                                                                                                               | 2.9 |      | 3.85 | V    |
| UV <sub>HYS</sub>               | Delta hysteresis voltage for V <sub>SUP</sub> undervoltage threshold                                          |                                                                                                               |     | 0.2  |      | V    |
| I <sub>SUP</sub> Supply current | Supply current                                                                                                | Normal Mode: EN = High, bus dominant: total bus load where $R_{LIN} > 500 \Omega$ and $C_{LIN} < 10 nF$       |     | 1.2  | 7.5  | mA   |
|                                 | Standby Mode: EN = Low, bus dominant: total bus load where $R_{LIN} > 500 \Omega$ and $C_{LIN} < 10 nF$       |                                                                                                               | 1.1 | 3.75 | mA   |      |
|                                 |                                                                                                               | Normal Mode: EN = High, Bus<br>Recessive: LIN = V <sub>SUP</sub>                                              |     | 670  | 1300 | μA   |
| 1                               | Supply surrent                                                                                                | Standby Mode: EN = Low, Bus<br>Recessive LIN = V <sub>SUP</sub>                                               |     | 20   | 40   | μA   |
| I <sub>SUP</sub>                | Supply current                                                                                                | Sleep Mode: 4.0 V < V <sub>SUP</sub> < 14 V, LIN = V <sub>SUP</sub> , EN = 0 V, TXD and RXD Floating          |     | 10   | 20   | μA   |
|                                 |                                                                                                               | Sleep Mode: 14 V < $V_{SUP}$ < 36 V, LIN = $V_{SUP}$ , EN = 0 V, TXD and RXD floating                         |     |      | 30   | μA   |
| RXD1/RXI                        | D2 OUTPUT PIN (OPEN DRAIN)                                                                                    |                                                                                                               |     |      |      |      |
| V <sub>OL</sub>                 | Output Low voltage                                                                                            | Based upon external pull up to $V_{CC}$ <sup>(4)</sup>                                                        |     |      | 0.6  | V    |
| l <sub>OL</sub>                 | Low-level output current, open drain                                                                          | LIN = 0 V, RXD = 0.4 V                                                                                        | 1.5 |      |      | mA   |
| I <sub>ILG</sub>                | Leakage current, high-level                                                                                   | LIN = V <sub>SUP</sub> , RXD = 5 V                                                                            | -5  | 0    | 5    | μA   |



## 7.6 Electrical Characteristics (continued)

parameters valid across -40°C ≤  $T_A$  ≤ 125°C (unless otherwise noted)

|                            | PARAMETER                                                               | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                        | MIN  | TYP | MAX  | UNIT             |
|----------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------------------|
| TXD1/TXD2 IN               | NPUT PIN                                                                | · · · ·                                                                                                                                                                                                                                                                                                                                                                |      |     | ·    |                  |
| V <sub>IL</sub>            | Low-level input voltage                                                 |                                                                                                                                                                                                                                                                                                                                                                        | -0.3 |     | 0.8  | V                |
| V <sub>IH</sub>            | High-level input voltage                                                |                                                                                                                                                                                                                                                                                                                                                                        | 2    |     | 5.25 | V                |
| V <sub>HYS</sub>           | Input threshold voltage, normal modes<br>& selective wake modes         |                                                                                                                                                                                                                                                                                                                                                                        |      | 50  | 500  | mV               |
| I <sub>ILG</sub>           | Low-level input leakage current                                         | TXD = Low                                                                                                                                                                                                                                                                                                                                                              | -5   | 0   | 5    | μA               |
| R <sub>TXD</sub>           | Internal pull-down resistor value                                       |                                                                                                                                                                                                                                                                                                                                                                        | 125  | 350 | 800  | kΩ               |
| EN1/EN2 INP                | UT PIN                                                                  |                                                                                                                                                                                                                                                                                                                                                                        |      |     |      |                  |
| V <sub>IL</sub>            | Low-level input voltage                                                 |                                                                                                                                                                                                                                                                                                                                                                        | -0.3 |     | 0.8  | V                |
| V <sub>IH</sub>            | High-level input voltage                                                |                                                                                                                                                                                                                                                                                                                                                                        | 2    |     | 5.25 | V                |
| V <sub>HYS</sub>           | Hysteresis voltage                                                      | By design and characterization                                                                                                                                                                                                                                                                                                                                         |      | 50  | 500  | mV               |
| I <sub>ILG</sub>           | Low-level input current                                                 | EN = Low                                                                                                                                                                                                                                                                                                                                                               | -5   | 0   | 5    | μA               |
| R <sub>EN</sub>            | Internal Pulldown resistor                                              |                                                                                                                                                                                                                                                                                                                                                                        | 125  | 350 | 800  | kΩ               |
| LIN1/LIN2 PIN              | 4                                                                       |                                                                                                                                                                                                                                                                                                                                                                        |      |     | I    |                  |
| V <sub>OH</sub>            | LIN recessive high-level output voltage (3)                             | TXD = high, $I_O$ = 0 mA, $V_{SUP}$ = 7 V to<br>36 V                                                                                                                                                                                                                                                                                                                   | 0.85 |     |      | V <sub>SUP</sub> |
| V <sub>OH</sub>            | LIN recessive high-level output voltage (1) (2)                         | TXD = high, IO = 0 mA, 7 V $\leq$ V <sub>SUP</sub> $\leq$ 18 V                                                                                                                                                                                                                                                                                                         | 0.8  |     |      | V <sub>SUF</sub> |
| V <sub>OH</sub>            | LIN recessive high-level output voltage <sup>(3)</sup>                  | TXD = high, $I_0$ = 0 mA, $V_{SUP}$ = 4 V ≤ $V_{SUP}$ < 7 V                                                                                                                                                                                                                                                                                                            | 3    |     |      | V                |
| V <sub>OL</sub>            | LIN dominant low- level output voltage <sup>(3)</sup>                   | TXD = low, V <sub>SUP</sub> = 7 V to 36 V                                                                                                                                                                                                                                                                                                                              |      |     | 0.2  | V <sub>SUF</sub> |
| V <sub>OL</sub>            | LIN dominant low- level output voltage (1) (2)                          | TXD = low, 7 V $\leq$ V <sub>SUP</sub> $\leq$ 18 V                                                                                                                                                                                                                                                                                                                     |      |     | 0.2  | V <sub>SUF</sub> |
| V <sub>OL</sub>            | LIN dominant low- level output voltage <sup>(3)</sup>                   | TXD = Iow, $V_{SUP}$ = 4 V $\leq$ V <sub>SUP</sub> < 7 V                                                                                                                                                                                                                                                                                                               |      |     | 1.2  | V                |
| V <sub>SUP_NON_OP</sub>    | VSUP where impact of recessive LIN<br>bus < 5% (ISO/DIS 17987 Param 11) | TXD & RXD open LIN = 4 V to 45 V                                                                                                                                                                                                                                                                                                                                       | -0.3 |     | 45   | V                |
| I <sub>BUS_LIM</sub>       | Limiting current (ISO/DIS 17987 Param 12)                               | $\label{eq:XD} \begin{array}{l} {\sf TXD} = 0 \; {\sf V}, \; {\sf V}_{{\sf LIN}} = 18 \; {\sf V}, \; {\sf V}_{{\sf SUP}} = 18 \; {\sf V}, \\ {\sf R}_{{\sf MEAS}} = 440 \; \Omega, \; {\sf V}_{{\sf BUSDOM}} < 4.518 \; {\sf V} \end{array}$                                                                                                                           | 40   | 90  | 200  | mA               |
| I <sub>BUS_PAS_dom</sub>   | Receiver leakage current, dominant<br>(ISO/DIS 17987 Param 13)          | LIN = 0 V, V <sub>SUP</sub> = 12 V Driver off/<br>recessive; See Figure 8-6                                                                                                                                                                                                                                                                                            | -1   |     |      | mA               |
| I <sub>BUS_PAS_rec1</sub>  | Receiver leakage current, recessive (ISO/DIS 17987 Param 14)            | LIN > $V_{SUP}$ , 4 V ≤ $V_{SUP}$ ≤ 36 V Driver off; See Figure 8-7                                                                                                                                                                                                                                                                                                    |      |     | 20   | μA               |
| I <sub>BUS_PAS_rec2</sub>  | Receiver leakage current, recessive (ISO/DIS 17987 Param 14)            | LIN = V <sub>SUP</sub> , Driver off; See Figure 8-7                                                                                                                                                                                                                                                                                                                    | -5   |     | 5    | μA               |
| I <sub>BUS_NO_GND</sub>    | Leakage current, loss of ground<br>(ISO/DIS 17987 Param 15)             |                                                                                                                                                                                                                                                                                                                                                                        | -1   |     | 1    | mA               |
| I <sub>leak gnd(dom)</sub> | Leakage current, loss of ground <sup>(5)</sup>                          | $ \begin{array}{l} V_{SUP} = 8 \text{ V}, \text{ GND} = \text{open},  V_{SUP} = 18 \text{ V}, \\ \text{GND} = \text{open} \\ \text{R}_{\text{Commander}} = 1  \text{k}\Omega,  \text{C}_{\text{L}} = 1  \text{n}\text{F} \\ \text{R}_{\text{Responder}} = 20  \text{k}\Omega,  \text{C}_{\text{L}} = 1  \text{n}\text{F} \\ \text{LIN} = \text{dominant} \end{array} $ | -1   |     | 1    | mA               |
| Ileak gnd(rec)             | Leakage current, loss of ground <sup>(5)</sup>                          |                                                                                                                                                                                                                                                                                                                                                                        | -100 |     | 100  | μA               |
| I <sub>BUS_NO_BAT</sub>    | Leakage current, loss of supply<br>(ISO/DIS 17987 Param 16)             | $0 V \le V_{LIN} \le 36 V$ , $V_{SUP} = GND$ ;<br>See Figure 8-9                                                                                                                                                                                                                                                                                                       |      |     | 5    | μA               |



## 7.6 Electrical Characteristics (continued)

parameters valid across -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C (unless otherwise noted)

|                           | PARAMETER                                                           | TEST CONDITIONS                                                                                   | MIN   | TYP | MAX   | UNIT             |
|---------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|-----|-------|------------------|
| V <sub>BUSdom</sub>       | Low-level input voltage (ISO/DIS 17987<br>Param 17) <sup>(3)</sup>  | LIN dominant (including LIN dominant<br>for wake up); See Figure 8-4 and Figure<br>8-3            |       |     | 0.4   | V <sub>SUP</sub> |
| V <sub>BUSrec</sub>       | High-level input voltage (ISO/DIS 17987<br>Param 18) <sup>(3)</sup> | LIN recessive; See Figure 8-4 and Figure 8-3                                                      | 0.6   |     |       | V <sub>SUP</sub> |
| V <sub>IH</sub>           | LIN recessive high-level input voltage <sup>(1)</sup>               | $7 \text{ V} \leq \text{V}_{\text{SUP}} \leq 18 \text{ V}$                                        | 0.47  |     | 0.6   | V <sub>SUP</sub> |
| V <sub>IL</sub>           | LIN dominant low-level input voltage <sup>(1)</sup>                 | $7 \text{ V} \leq \text{V}_{\text{SUP}} \leq 18 \text{ V}$                                        | 0.4   |     | 0.53  | V <sub>SUP</sub> |
| V <sub>BUS_CNT</sub>      | Receiver center threshold (ISO/DIS<br>17987 Param 19)               | $V_{BUS_{CNT}} = (V_{BUSdom} + V_{BUSrec})/2$ ; See<br>Figure 8-4 and Figure 8-3                  | 0.475 | 0.5 | 0.525 | V <sub>SUP</sub> |
| V <sub>HYS</sub>          | Hysteresis voltage (ISO/DIS 17987<br>Param 20)                      | V <sub>HYS</sub> = (V <sub>BUSrec</sub> - V <sub>BUSdom</sub> ); See Figure<br>8-4 and Figure 8-3 |       |     | 0.175 | V <sub>SUP</sub> |
| V <sub>HYS</sub>          | Hysteresis voltage (SAE J2602)                                      | $V_{HYS} = V_{IH} - V_{IL}$ ; See Figure 8-4 and Figure 8-3                                       | 0.07  |     | 0.175 | V <sub>SUP</sub> |
| V <sub>SERIAL_DIODE</sub> | Serial diode LIN termination pull-up path (ISO/DIS 17987 Param 21)  | I <sub>SERIAL_DIODE</sub> = 10 μA                                                                 | 0.4   | 0.7 | 1     | V                |
| R <sub>PU</sub>           | Pull-up resistor to V <sub>SUP</sub> (ISO/DIS 17987<br>Param 26)    | Normal and Standby modes                                                                          | 20    | 45  | 60    | kΩ               |
| I <sub>RSLEEP</sub>       | Pull-up current source to V <sub>SUP</sub>                          | Sleep mode, V <sub>SUP</sub> = 14 V, LIN = GND                                                    | -20   |     | -2    | μA               |
| C <sub>LINPIN</sub>       | Capacitance of the LIN pin                                          | V <sub>SUP</sub> = 14 V                                                                           |       |     | 25    | pF               |

(3) ISO 17987 bus load conditions ( $C_{LINBUS}$ ,  $R_{LINBUS}$ ) include 1 nF/1 k $\Omega$ ; 6.8 nF/660  $\Omega$ ; 10 nF/500  $\Omega$ . (4) RXD uses open drain output structure therefore  $V_{OL}$  level is based upon microcontroller supply voltage  $V_{CC}$ .

(5)  $I_{\text{leak gnd}} = (V_{\text{BAT}} - V_{\text{LIN}})/R_{\text{Load}}$ 

## 7.7 Duty Cycle Characteristics

parameters valid across  $-40^{\circ}C \le T_A \le 125^{\circ}C$  (unless otherwise noted)

|                   | PARAMETER                                               | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                       | MIN   | TYP | MAX   | UNIT |
|-------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| D1 <sub>12V</sub> | Duty Cycle 1 (ISO/DIS 17987 Param<br>27) <sup>(3)</sup> | $\begin{array}{l} \text{TH}_{\text{REC}(\text{MAX})} = 0.744 \text{ x } \text{V}_{\text{SUP}} \text{ TH}_{\text{DOM}(\text{MAX})} \\ = 0.581 \text{ x } \text{V}_{\text{SUP}}, \text{V}_{\text{SUP}} = 7 \text{ V to } 18 \text{ V, } t_{\text{BIT}} \\ = 50  \mu\text{s} \text{ (20 kbps), D1} = t_{\text{BUS}\_\text{rec}(\text{min})} / (2 \text{ x } t_{\text{BIT}}) \\ \text{t}_{\text{BIT}} \text{ (See Figure 8-10, Figure 8-11)} \end{array}$ | 0.396 |     |       |      |
| D1 <sub>12V</sub> | Duty Cycle 1 <sup>(3)</sup>                             | $\begin{array}{l} {\sf TH}_{\sf REC(MAX)} = 0.625 \ x \ {\sf V}_{\sf SUP}, \ {\sf TH}_{\sf DOM(MAX)} \\ = 0.581 \ x \ {\sf V}_{\sf SUP}, \ {\sf V}_{\sf SUP} = 4 \ V \ to \ 7 \ V, \ t_{\sf BIT} \\ = 50 \ \mu s \ (20 \ kbps), \ D1 = t_{\sf BUS\_rec(min)}/(2 \ x \\ t_{\sf BIT}) \ ({\sf See \ Figure \ 8-10}, \ {\sf Figure \ 8-11}) \end{array}$                                                                                                 | 0.396 |     |       |      |
| D1                | Duty cycle 1 <sup>(1) (2)</sup>                         | $\begin{array}{l} TH_{REC(MAX)} = 0.744 \ x \ V_{SUP}, \\ TH_{DOM(MAX)} = 0.581 \ x \ V_{SUP}, \\ V_{SUP} = 7 \ V \ to \ 18 \ V, \ t_{BIT} = 52 \ \mu s \\ D1 = t_{BUS\_rec(min)}/(2 \ x \ t_{BIT}) \ (See \ Figure \ 8-10, \ Figure \ 8-11) \end{array}$                                                                                                                                                                                             | 0.396 |     |       |      |
| D2 <sub>12V</sub> | Duty Cycle 2 (ISO/DIS 17987 Param 28) <sup>(3)</sup>    | $\begin{array}{l} \text{TH}_{\text{REC(MIN)}} = 0.422 \ x \ \text{V}_{\text{SUP}}, \ \text{TH}_{\text{DOM(MIN)}} \\ = 0.284 \ x \ \text{V}_{\text{SUP}}, \ \text{V}_{\text{SUP}} = 7 \ \text{V} \ \text{to} \ 18 \ \text{V}, \ t_{\text{BIT}} \\ = 50 \ \mu\text{s} \ (20 \ \text{kbps}), \ \text{D2} = t_{\text{BUS}\_rec(MAX)} / (2 \\ x \ t_{\text{BIT}}) \ (\text{See Figure 8-10, Figure 8-11}) \end{array}$                                     |       |     | 0.581 |      |
| D2 <sub>12V</sub> | Duty Cycle 2 <sup>(3)</sup>                             | $\begin{array}{l} \text{TH}_{\text{REC(MIN)}} = 0.546 \text{ x } \text{V}_{\text{SUP}}, \text{TH}_{\text{DOM(MIN)}} \\ = 0.4 \text{ x } \text{V}_{\text{SUP}}, \text{V}_{\text{SUP}} = 4 \text{ V to 7 V, } t_{\text{BIT}} = \\ 50    \text{s } (20  \text{kbps}),  \text{D2} = t_{\text{BUS}\_\text{rec(MAX)}} / (2  \text{x } t_{\text{BIT}}) \\ \text{t}_{\text{BIT}}    \text{(See Figure 8-10, Figure 8-11)} \end{array}$                        |       |     | 0.581 |      |



## 7.7 Duty Cycle Characteristics (continued)

parameters valid across -40°C  $\leq$  T\_A  $\leq$  125°C (unless otherwise noted)

|                   | PARAMETER                                                                                                             | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN   | TYP | MAX   | UNIT |
|-------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| D2                | Duty Cycle 2 <sup>(1)</sup> <sup>(2)</sup>                                                                            | $\begin{array}{l} TH_{REC(MIN)} = 0.422 \ x \ V_{SUP}, \\ TH_{DOM(MIN)} = 0.284 \ x \ V_{SUP}, \\ V_{SUP} = 7 \ V \ to \ 18 \ V, \ t_{BIT} = 52 \ \mu s \\ D2 = t_{BUS\_rec(MAX)}/(2 \ x \ t_{BIT}) \ (See \ Figure \ 8-10, \ Figure \ 8-11) \end{array}$                                                                                                                                                                                                                                           |       |     | 0.581 |      |
| D3 <sub>12V</sub> | Duty Cycle 3 (ISO/DIS 17987 Param 29) $^{(3)}$                                                                        | $\begin{array}{l} \text{TH}_{\text{REC}(\text{MAX})} = 0.778 \text{ x } \text{V}_{\text{SUP}}, \text{TH}_{\text{DOM}(\text{MAX})} \\ = 0.616 \text{ x } \text{V}_{\text{SUP}}, \text{V}_{\text{SUP}} = 7 \text{ V to } 18 \text{ V}, \text{t}_{\text{BIT}} \\ = 96  \mu\text{s} (10.4 \text{ kbps}), \text{D3} = \text{t}_{\text{BUS}\_\text{rec}(\text{min})} / (2 \text{ x } \text{t}_{\text{BIT}}) \\ \text{x } \text{t}_{\text{BIT}}) (\text{See Figure 8-10}, \text{Figure 8-11}) \end{array}$ | 0.417 |     |       |      |
| D3 <sub>12V</sub> | Duty Cycle 3 <sup>(3)</sup>                                                                                           | $\begin{array}{l} \text{TH}_{\text{REC}(\text{MAX})} = 0.645 \text{ x } \text{V}_{\text{SUP}}, \text{TH}_{\text{DOM}(\text{MAX})} \\ = 0.616 \text{ x } \text{V}_{\text{SUP}}, \text{V}_{\text{SUP}} = 4 \text{ V to 7 V, } t_{\text{BIT}} = \\ 96 \ \mu\text{s} \ (10.4 \ \text{kbps}), \text{D3} = t_{\text{BUS}\_\text{rec}(\text{min})} / (2 \ \text{x} \\ t_{\text{BIT}}) \ (\text{See Figure 8-10, Figure 8-11}) \end{array}$                                                                 | 0.417 |     |       |      |
| D3                | Duty Cycle 3 <sup>(1)</sup> <sup>(2)</sup>                                                                            | $\begin{array}{l} TH_{REC(MAX)} = 0.778 \ x \ V_{SUP} \\ TH_{DOM(MAX)} = 0.616 \ x \ V_{SUP} \\ V_{SUP} = 7 \ V \ to \ 18 \ V, \ t_{BIT} = 96 \ \mu s \\ D3 = t_{BUS\_rec(min)} / (2 \ x \ t_{BIT}) \ (See \ Figure \ 8-10, \ Figure \ 8-11) \end{array}$                                                                                                                                                                                                                                           | 0.417 |     |       |      |
| D4 <sub>12V</sub> | Duty Cycle 4 (ISO/DIS 17987 Param $30$ ) $^{(3)}$                                                                     | $\begin{array}{l} TH_{REC(MIN)} = 0.389 \ x \ V_{SUP}, \ TH_{DOM(MIN)} \\ = 0.251 \ x \ V_{SUP}, \ V_{SUP} = 7 \ V \ to \ 18 \\ V, \ t_{BIT} = 96 \ \mu s \ (10.4 \ kbps), \ D4 = \\ t_{BUS\_rec(MAX)}/(2 \ x \ t_{BIT}) \ (See \ Figure \ 8-10, \\ Figure \ 8-11) \end{array}$                                                                                                                                                                                                                     |       |     | 0.59  |      |
| D4 <sub>12V</sub> | Duty Cycle 4 <sup>(3)</sup>                                                                                           | $\begin{array}{l} \text{TH}_{\text{REC}(\text{MIN})} = 0.422 \text{ x } \text{V}_{\text{SUP}}, \text{TH}_{\text{DOM}(\text{MIN})} \\ = 0.284 \text{ x } \text{V}_{\text{SUP}}, \text{V}_{\text{SUP}} = 4 \text{ V to 7 V, } \text{t}_{\text{BIT}} = \\ 96         $                                                                                                                                                                                                                                 |       |     | 0.59  |      |
| D4                | Duty Cycle 4 <sup>(1)</sup> <sup>(2)</sup>                                                                            | $\begin{array}{l} TH_{REC(MIN)} = 0.389 \ x \ V_{SUP} \\ TH_{DOM(MIN)} = 0.251 \ x \ V_{SUP} \\ V_{SUP} = 7 \ V \ to \ 18 \ V, \ t_{BIT} = 96 \ \mu s \\ D4 = t_{BUS\_rec(MAX)}/(2 \ x \ t_{BIT}) \ (See \ Figure \\ 8-10, \ Figure \ 8-11) \end{array}$                                                                                                                                                                                                                                            |       |     | 0.59  |      |
| D1 <sub>LB</sub>  | Duty cycle 1 at low battery <sup>(1) (2)</sup>                                                                        | $\begin{array}{l} TH_{REC(MAX)} = 0.665 \ x \ V_{SUP}, \\ TH_{DOM(MAX)} = 0.499 \ x \ V_{SUP}, \\ V_{SUP} = 5.5 \ V \ to \ 7 \ V, \ t_{BIT} = 52 \ \mu s \end{array}$                                                                                                                                                                                                                                                                                                                               | 0.396 |     |       |      |
| D2 <sub>LB</sub>  | Duty cycle 2 at low battery <sup>(1) (2)</sup>                                                                        | $\begin{array}{l} TH_{REC(MAX)} = 0.496 \ x \ V_{SUP} \\ TH_{DOM(MAX)} = 0.361 \ x \ V_{SUP} \\ V_{SUP} = 6.1 \ V \ to \ 7 \ V, \ t_{BIT} = 52 \ \mu s \end{array}$                                                                                                                                                                                                                                                                                                                                 |       |     | 0.581 |      |
| D3 <sub>LB</sub>  | Duty cycle 3 at low battery <sup>(1) (2)</sup>                                                                        | TH <sub>REC(MAX)</sub> = 0.665 x V <sub>SUP</sub> ,<br>TH <sub>DOM(MAX)</sub> = 0.499 x V <sub>SUP</sub> ,<br>V <sub>SUP</sub> = 5.5 V to 7 V, t <sub>BIT</sub> = 96 μs                                                                                                                                                                                                                                                                                                                             | 0.396 |     |       |      |
| D4 <sub>LB</sub>  | Duty cycle 4 at low battery <sup>(1) (2)</sup>                                                                        | $\begin{array}{l} TH_{REC(MAX)} = 0.496 \ x \ V_{SUP} \\ TH_{DOM(MAX)} = 0.361 \ x \ V_{SUP} \\ V_{SUP} = 6.1 \ V \ to \ 7 \ V, \ t_{BIT} = 96 \ \mu s \end{array}$                                                                                                                                                                                                                                                                                                                                 |       |     | 0.581 |      |
| Tr-d max          | Transmitter propagation delay timings<br>for<br>the duty cycle <sup>(1)</sup> <sup>(2)</sup><br>Recessive to dominant | $\begin{array}{l} TH_{REC(MAX)} = 0.744 \ x \ V_{SUP}, \\ TH_{DOM(MAX)} = 0.581 \ x \ V_{SUP} \\ 7 \ V \leq V_{SUP} \leq 18 \ V, \ t_{BIT} = 52 \ \mu s \\ t_{REC(MAX)_D1} - t_{DOM(MIN)_D1} \end{array}$                                                                                                                                                                                                                                                                                           |       |     | 10.8  | μs   |
| Td-r max          | Transmitter propagation delay timings<br>for<br>the duty cycle <sup>(1)</sup> <sup>(2)</sup><br>Dominant to recessive | $\begin{array}{l} TH_{REC(MAX)} = 0.422 \ x \ V_{SUP}, \\ TH_{DOM(MAX)} = 0.284 \ x \ V_{SUP} \\ 7 \ V \leq V_{SUP} \leq 18 \ V, \ t_{BIT} = 52 \ \mu s \\ t_{DOM(MAX)_D2} - t_{REC(MIN)_D2} \end{array}$                                                                                                                                                                                                                                                                                           |       |     | 8.4   | μs   |
| Tr-d max          | Transmitter propagation delay timings<br>for<br>the duty cycle <sup>(1)</sup> <sup>(2)</sup><br>Recessive to dominant | $\begin{array}{l} \text{TH}_{\text{REC(MAX)}} = 0.778 \text{ x } \text{V}_{\text{SUP}} \\ \text{TH}_{\text{DOM(MAX)}} = 0.616 \text{ x } \text{V}_{\text{SUP}} \\ \text{7 } \text{V} \leq \text{V}_{\text{SUP}} \leq 18 \text{ V}, \text{t}_{\text{BIT}} = 96  \mu\text{s} \\ \text{t}_{\text{REC(MAX)}} \text{_D3} \text{ - } \text{t}_{\text{DOM(MIN)}} \text{_D3} \end{array}$                                                                                                                   |       |     | 15.9  | μs   |

## 7.7 Duty Cycle Characteristics (continued)

parameters valid across -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C (unless otherwise noted)

|              | PARAMETER                                                                                                                         | TEST CONDITIONS                                                                                                                                                                                                                     | MIN | TYP | MAX   | UNIT |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| Td-r max     | Transmitter propagation delay timings<br>for<br>the duty cycle <sup>(1)</sup> <sup>(2)</sup><br>Dominant to recessive             | $\begin{array}{l} TH_{REC(MIN)} = 0.389 \text{ x } V_{SUP} \\ TH_{DOM(MIN)} = 0.251 \text{ x } V_{SUP} \\ 7 \text{ V} \leq V_{SUP} \leq 18 \text{ V}, t_{BIT} = 96  \mu\text{s} \\ t_{DOM(MAX)\_D4} - t_{REC(MIN)\_D4} \end{array}$ |     |     | 17.28 | μs   |
| Tr-d max_low | Low battery transmitter propagation<br>delay<br>timings for the duty cycle <sup>(1)</sup> <sup>(2)</sup><br>Recessive to dominant | $\begin{array}{l} TH_{REC(MAX)} = 0.665 \ x \ V_{SUP}, \\ TH_{DOM(MAX)} = 0.499 \ x \ V_{SUP} \\ 5.5 \ V \leq V_{SUP} \leq 7 \ V, \ t_{BIT} = 52 \ \mu s \\ t_{REC(MAX)\_low} - t_{DOM(MIN)\_low} \end{array}$                      |     |     | 10.8  | μs   |
| Td-r max_low | Low battery transmitter propagation<br>delay<br>timings for the duty cycle <sup>(1)</sup> <sup>(2)</sup><br>Dominant to recessive | $\begin{array}{l} TH_{REC(MAX)} = 0.496 \ x \ V_{SUP} \\ TH_{DOM(MAX)} = 0.361 \ x \ V_{SUP} \\ 6.1 \ V \leq V_{SUP} \leq 7 \ V, \ t_{BIT} = 52 \ \mu s \\ t_{DOM(MAX),low} - t_{REC(MIN),low} \end{array}$                         |     |     | 8.4   | μs   |

SAE 2602 commander node load conditions: 5.5 nF/4 k $\Omega$  and 899 pF/20 k $\Omega$ (1)

(2) SAE 2602 responder node load conditions: 5.5 nF/875 Ω and 899 pF/900 Ω
 (3) ISO 17987 bus load conditions (C<sub>LINBUS</sub>, R<sub>LINBUS</sub>) include 1 nF/1 kΩ; 6.8 nF/660 Ω; 10 nF/500 Ω.

## 7.8 Switching Characteristics

parameters valid across  $-40^{\circ}C \le T_A \le 125^{\circ}C$  (unless otherwise noted)

| SYMBOL                   | DESCRIPTION                                                                                                                                                                                                                                                                                   | TEST CONDITIONS                                                                                                                                              | MIN | NOM | MAX | UNIT |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>rx_pdr</sub>      | Receiver rising propagation delay time<br>(ISO/DIS 17987 Param 31)                                                                                                                                                                                                                            | R <sub>RXD</sub> = 2.4 kΩ, C <sub>RXD</sub> = 20 pF                                                                                                          |     |     | 6   | μs   |
| t <sub>rx_pdf</sub>      | Receiver falling propagation delay time<br>(ISO/DIS 17987 Param 31)                                                                                                                                                                                                                           | (See Figure 8-12 and Figure 8-13)                                                                                                                            |     |     | 6   | μs   |
| t <sub>rs_sym</sub>      | Symmetry of receiver propagation delay time                                                                                                                                                                                                                                                   | Rising edge with respect to falling edge,<br>(trx_sym = trx_pdf - trx_pdr), $R_{RXD}$ = 2.4 k $\Omega$ , $C_{RXD}$ = 20 pF (See Figure 8-12 and Figure 8-13) | -2  |     | 2   | μs   |
| t <sub>LINBUS</sub>      | LIN wakeup time (Minimum dominant time on LIN bus for wakeup)       See Figure 8-16, Figure 9-2, and Figure 9-3       25       100         Time to clear false wakeup prevention logic if LIN bus had a bus stuck dominant fault (recessive time on LIN       See Figure 9-3       8       17 |                                                                                                                                                              |     |     |     | μs   |
| t <sub>CLEAR</sub>       | logic if LIN bus had a bus stuck                                                                                                                                                                                                                                                              | See Figure 9-3                                                                                                                                               | 8   | 17  | 50  | μs   |
| t <sub>DST</sub>         | Dominant state time out                                                                                                                                                                                                                                                                       |                                                                                                                                                              | 20  | 34  | 80  | ms   |
| t <sub>MODE_CHANGE</sub> | Mode change delay time                                                                                                                                                                                                                                                                        | Time to change from standby mode to<br>normal mode or normal mode to sleep<br>mode through EN pin. See Figure 8-14<br>and Figure 9-4                         | 2   |     | 15  | μs   |
| t <sub>NOMINT</sub>      | Normal mode initialization time                                                                                                                                                                                                                                                               | Time for normal mode to initialize and data on RXD pin to be valid. See Figure 8-14                                                                          |     |     | 35  | μs   |
| t <sub>PWR</sub>         | Power up time                                                                                                                                                                                                                                                                                 | Upon power up time it takes for valid data on RXD                                                                                                            |     |     | 1.5 | ms   |



## 7.9 Typical Characteristics





## 7.9 Typical Characteristics (continued)





## 8 Parameter Measurement Information











Figure 8-3. LIN Bus Input Signal





Figure 8-4. LIN Receiver Test with RX access Parameters 17, 18, 19, 20



Figure 8-5. V<sub>SUP NON OP</sub> Parameter 11





Figure 8-6. Test Circuit for  $I_{BUS_{PAS_{dom}}}$ ; TXD = Recessive State  $V_{BUS}$  = 0 V, Parameter 13



Figure 8-7. Test Circuit for I<sub>BUS\_PAS\_rec</sub> Param 14





Figure 8-8. Test Circuit for  $I_{BUS_NO_GND}$  Loss of GND



Figure 8-9. Test Circuit for I<sub>BUS\_NO\_BAT</sub> Loss of Battery





Figure 8-10. Test Circuit Slope Control and Duty Cycle Parameters 27, 28, 29, 30



Figure 8-11. Definition of Bus Timing Parameters



Copyright © 2017, Texas Instruments Incorporated





Figure 8-13. Propagation Delay



|      |             |                          | Wake     | Event                     |                                              |                |
|------|-------------|--------------------------|----------|---------------------------|----------------------------------------------|----------------|
| EN   |             | t <sub>MODE_CHANGE</sub> |          |                           |                                              |                |
| LIN  |             |                          |          |                           | t <sub>MODE_CHANGE</sub> t <sub>NOMINT</sub> |                |
|      |             |                          |          |                           |                                              |                |
|      |             |                          |          |                           |                                              |                |
| MODE | Normal      | Transition               | Sleep    | Standby                   | Transition                                   | Normal         |
|      |             |                          |          |                           |                                              |                |
|      |             | 1                        |          |                           |                                              |                |
| RXD  | Mirrors Bus | Indetermin<br>ate Ignore | Floating | Wake Request<br>RXD = Low | Indeterminate Ignore                         | Mirrors<br>Bus |

Figure 8-14. Mode Transitions



Figure 8-15. Wakeup Through EN





Figure 8-16. Wakeup through LIN



## 9 Detailed Description

## 9.1 Overview

The TLIN1022A-Q1 device is a Dual Local Interconnect Network (LIN) physical layer transceiver, compliant to LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A and ISO/DIS 17987–4 standards, with integrated wake-up and protection features. The LIN bus is a single wire bidirectional bus typically used for low speed in-vehicle networks. The device transmitter supports data rates from 2.4 kbps to 20 kbps. The device receiver works up to 100 kbps supporting in-line programming. The LIN protocol data stream on the TXD input is converted by the TLIN1022A-Q1 into a LIN bus signal using a current-limited wave-shaping driver as outlined by the LIN physical layer specification. The receiver converts the data stream to logic-level signals that are sent to the microprocessor through the open-drain RXD pin. The LIN bus has two states: dominant state (voltage near ground) and recessive state (voltage near battery). In the recessive state, the LIN bus is pulled high by the internal pull-up resistor (45 k $\Omega$ ) and a series diode. No external pull-up resistor (1 k $\Omega$ ) plus a series diode per the LIN specification.

The device is designed to support 12-V applications with a wide input voltage operating range and also supports low-power sleep mode. The device also provides two methods to wake up: EN pin and from the LIN bus.

The TLIN1022A-Q1 integrates ESD protection and fault protection which allow for a reduction in the required external components in end applications. In the event of a ground shift or supply voltage disconnection, the device prevents back-feed current through LIN to the supply input. The device also includes undervoltage detection, temperature shutdown protection, and loss-of-ground protection.



## 9.2 Functional Block Diagram



## 9.3 Feature Description

#### 9.3.1 LIN (Local Interconnect Network) Bus

This high voltage input/output pin is a single wire LIN bus transmitter and receiver. The LIN pin can survive transient voltages up to 45 V. Reverse currents from the LIN to supply ( $V_{SUP}$ ) are minimized with blocking diodes, even in the event of a ground shift or loss of supply ( $V_{SUP}$ ).

#### 9.3.1.1 LIN Transmitter Characteristics

The transmitter has thresholds and AC parameters according to the LIN specification. The transmitter is a low-side transistor with internal current limitation and thermal shutdown. During a thermal shutdown condition, the transmitter is disabled to protect the device. There is an internal pull-up resistor with a serial diode structure to  $V_{SUP}$ , so no external pull-up components are required for the LIN responder node applications. An external pull-up resistor and series diode to  $V_{SUP}$  must be added when the device is used for a commander node application.

#### 9.3.1.2 LIN Receiver Characteristics

The receiver characteristic thresholds are proportional to the device supply pin according to the LIN specification.

The receiver is capable of receiving higher data rates (> 100 kbps) than supported by LIN or SAE J2602 specifications. This allows the TLIN1022A-Q1 to be used for high speed downloads at the end-of-line production



or other applications. The actual data rate achievable depends on system time constants (bus capacitance and pull-up resistance) and driver characteristics used in the system.

#### 9.3.1.2.1 Termination

There is an internal pull-up resistor with a serial diode structure to  $V_{SUP}$ , so no external pull-up components are required for the LIN responder node applications. An external pull-up resistor (1 k $\Omega$ ) and a series diode to  $V_{SUP}$  must be added when the device is used for commander node applications as per the LIN specification.

Figure 9-1 shows a commander node configuration and how the voltage levels are defined



# Figure 9-1. Commander Node Configuration with Voltage Levels

#### 9.3.2 TXD

TXD is the interface to the MCU's LIN protocol controller or SCI / UART that is used to control the state of the LIN output. When TXD is low the LIN output is dominant (near ground). When TXD is high the LIN output is recessive (near  $V_{Battery}$ ). See Figure 9-1. The TXD input structure is compatible with processors using 3.3 V and 5 V I/O. TXD has an internal pull-down resistor. The LIN bus is protected from being stuck dominant through a system failure driving TXD low through the dominant state timeout timer.

#### 9.3.3 RXD (Receive Output)

RXD is the interface to the MCU's LIN protocol controller or SCI / UART, which reports the state of the LIN bus voltage. LIN recessive (near  $V_{Battery}$ ) is represented by a high level on the RXD and LIN dominant (near ground) is represented by a low level on the RXD pin. The RXD output structure is an open-drain output stage. This allows the device to be used with 3.3 V and 5 V I/O processors. If the microcontroller's RXD pin does not have an integrated pull-up, an external pull-up resistor to the processors I/O supply voltage is required. In standby mode the RXD pin is driven low to indicate a wake up request from the LIN bus.

#### 9.3.4 V<sub>SUP</sub> (Supply Voltage)

 $V_{SUP}$  is the power supply pin.  $V_{SUP}$  is connected to the battery through an external reverse battery blocking diode (see Figure 9-1). If there is a loss of power at the ECU level, the device has low leakage from the LIN pin, which does not load the bus down. This is optimal for LIN systems in which some of the nodes are unpowered (ignition supplied) while the rest of the network remains powered (battery supplied).

#### 9.3.5 GND (Ground)

GND is the device ground connection. The device can operate with a ground shift as long as the ground shift does not reduce the  $V_{SUP}$  below the minimum operating voltage, as well as ensuring the input and output voltages are within their appropriate thresholds. If there is a loss of ground at the ECU level, the device has extremely low leakage from the LIN pin, which does not load the bus down. This is optimal for LIN systems



in which some of the nodes are unpowered (ignition supplied) while the rest of the network remains powered (battery supplied).

#### 9.3.6 EN (Enable Input)

EN1 and EN2 control the operational modes of the respective LIN channel . When EN1/EN2 is high the LIN1/ LIN2 channel is in normal operating mode allowing a transmission path from TXD to respective LIN bus and from LIN to RXD. When EN1/EN2 is low the LIN1/LIN2 channel is put into sleep mode and there is no transmission path available. The channel can enter normal mode only after wake up. EN has an internal pull-down resistor to ensure the channel remains in low power mode even if EN floats.

#### 9.3.7 Protection Features

The TLIN1022A-Q1 has several protection features.

#### 9.3.8 TXD Dominant Time Out (DTO)

During normal mode, if TXD is inadvertently driven permanently low by a hardware or software application failure, the LIN bus is protected by the dominant state timeout timer. This timer is triggered by a falling edge on the TXD pin. If the low signal remains on TXD for longer than  $t_{DST}$ , the transmitter is disabled, thus allowing the LIN bus to return to recessive state and communication to resume on the bus. The protection is cleared and the  $t_{DST}$  timer is reset by a rising edge on TXD. The TXD pin has an internal pull-down to ensure the LIN channel fails to a known state if TXD is disconnected. During this fault, the LIN channel remains in normal mode (assuming no change of state request on EN), the transmitter is disabled, the RXD pin reflects the LIN bus and the LIN bus pull-up termination remains on.

#### 9.3.9 Bus Stuck Dominant System Fault: False Wake Up Lockout

The TLIN1022A-Q1 contains logic to detect bus stuck dominant system faults and prevents the device from waking up falsely during the system fault. Upon entering sleep mode, the device detects the state of the LIN bus. If the bus is dominant, the wake-up logic is locked out until a valid recessive on the bus "clears" the bus stuck dominant, preventing excessive current use. Figure 9-2 and Figure 9-3 show the behavior of this protection.



Figure 9-2. No Bus Fault: Entering Sleep Mode with Bus Recessive Condition and Wakeup





#### Figure 9-3. Bus Fault: Entering Sleep Mode with Bus Stuck Dominant Fault, Clearing, and Wakeup

#### 9.3.10 Thermal Shutdown

The LIN transmitter is protected by limiting the current; however if the junction temperature of the device exceeds the thermal shutdown threshold, the device puts the LIN transmitter into the recessive state. Once the over-temperature fault condition has been removed and the junction temperature has cooled beyond the hysteresis temperature, the transmitter is re-enabled, assuming the device remained in the normal operation mode. During this fault, the transceiver remains in normal mode (assuming no change of state request on EN), the transmitter is in recessive state, the RXD pin reflects the LIN bus and LIN bus pull-up termination remains on.

#### 9.3.11 Undervoltage on V<sub>SUP</sub>

The TLIN1022A-Q1 contains a power on reset circuit to avoid false bus messages during undervoltage conditions when  $V_{SUP}$  is less than  $UV_{SUP}$ .

#### 9.3.12 Unpowered Device and LIN Bus

In automotive applications some LIN nodes in a system can be unpowered (ignition supplied) while others in the network remain powered by the battery. The TLIN1022A-Q1 has a low unpowered leakage current from the bus so an unpowered node does not affect the network or load it down.

#### 9.4 Device Functional Modes

The TLIN1022A-Q1 has three functional modes of operation; normal, sleep, and standby. The next sections describe these modes as well as how the device moves between the different modes. Figure 9-4 graphically shows the relationship while Table 9-1 shows the state of pins.

| MODE    | EN   | RXD             | LIN BUS<br>TERMINATION | TRANSMITTER | COMMENT                                          |
|---------|------|-----------------|------------------------|-------------|--------------------------------------------------|
| Sleep   | Low  | Floating        | Weak Current Pullup    | Off         |                                                  |
| Standby | Low  | Low             | 45 kΩ (typical)        | Off         | Wake up event detected, waiting on MCU to set EN |
| Normal  | High | LIN Bus<br>Data | 45 kΩ (typical)        | Off         | LIN transmission up to 20 kbps                   |

#### Table 9-1. Operating Modes





Figure 9-4. Operating State Diagram

#### 9.4.1 Normal Mode

If the EN1 or EN2 pin is high at power up, the channel powers up in normal mode. If EN1 or EN2 is low, the channel powers up in standby mode. The EN pin controls the mode of the channel. In normal operational mode, the receiver and transmitter are active and the LIN transmission up to the LIN specified maximum of 20 kbps is supported. The receiver detects the data stream on the LIN bus and outputs it on RXD for the LIN controller. A recessive signal on the LIN bus is a logic high and a dominant signal on the LIN bus is a logic low. The driver transmits input data from TXD to the LIN bus. Normal mode is entered as EN transitions high while the LIN channel is in sleep or standby mode for >  $t_{MODE}$  CHANGE plus  $t_{NOMINT}$ .

#### 9.4.2 Sleep Mode

Sleep Mode is the power saving mode for the TLIN1022A-Q1. Even with extremely low current consumption in this mode, the LIN channel can still wake-up from LIN bus through a wake-up signal or if EN is set high for  $\geq t_{MODE\_CHANGE}$ . The LIN bus is filtered to prevent false wake-up events. The wake-up events must be active for the respective time periods ( $t_{LINBUS}$ ).

Sleep mode is entered by setting EN low for longer than t<sub>MODE CHANGE</sub>.

While the channel is in sleep mode, the following conditions exist.

- The LIN bus driver is disabled and the internal LIN bus termination is switched off (to minimize power loss if LIN is short circuited to ground). However, the weak current pull-up is active to prevent false wake-up events in case an external connection to the LIN bus is lost.
- The normal receiver is disabled.
- EN input and LIN wake-up receiver are active.



#### 9.4.3 Standby Mode

This mode is entered whenever a wake-up event occurs through the LIN bus while the channel is in sleep mode. The LIN bus responder termination circuit is turned on when standby mode is entered. Standby mode is signaled through a low level on RXD. See *Standby Mode Application Note* for more application information.

When EN is set high for longer than t<sub>MODE\_CHANGE</sub> while the channel is in standby mode, the device returns to normal mode and the normal transmission paths from TXD to LIN bus and LIN bus to RXD are enabled.

#### 9.4.4 Wake-Up Events

There are two ways to wake-up from sleep mode:

- Remote wake-up initiated by the falling edge of a recessive (high) to dominant (low) state transition on LIN bus where the dominant state is held for t<sub>LINBUS</sub> filter time. After this t<sub>LINBUS</sub> filter time has been met and a rising edge on the LIN bus going from dominant state to recessive state initiates a remote wake-up event, eliminating false wake-ups from disturbances on the LIN bus or if the bus is shorted to ground.
- Local wake-up through EN being set high for longer than t<sub>MODE CHANGE</sub>.

#### 9.4.4.1 Wake-Up Request (RXD)

When the TLIN1022A-Q1 encounters a wake-up event from the LIN bus, RXD goes low and the channel transitions to standby mode until EN is reasserted high and the channel enters normal mode. Once the LIN channel enters normal mode, the RXD pin releases the wake-up request signal and the RXD pin then reflects the receiver output from the correponding LIN bus.

#### 9.4.4.2 Mode Transitions

When any of the LIN channel of TLIN1022A-Q1 is transitioning between modes, the device needs the time,  $t_{MODE\_CHANGE}$ , to allow the change to fully propagate from the EN pin through the channel into the new state. When transitioning from sleep or standby mode to normal mode, the transition time is the sum of  $t_{MODE\_CHANGE}$  and  $t_{NOMINT}$ 



## **10** Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **10.1 Application Information**

The TLIN1022A-Q1 can be used as both a responder node device and a commander node device in a LIN network. The device comes with the ability to support both remote wake-up request and local wake-up request.

#### **10.2 Typical Application**

The device comes with an integrated 45 k $\Omega$  pull-up resistor and series diode for responder node applications. For commander node applications, an external 1 k $\Omega$  pull-up resistor with series blocking diode can be used. Figure 10-1 shows the device being used in both commander mode and responder mode applications.



TLIN1022A-Q1 SLLSFK9 – JUNE 2021



- A. If RXD on MCU or LIN responder has internal pullup; no external pullup resistor is needed.
- B. If RXD on MCU or LIN responder does not have an internal pullup requires external pullup resistor
- C. Commander node applications require and external 1 k $\Omega$  pullup resistor and serial diode.
- D. Decoupling capacitor values are system dependent but usually have 100 nF, 1  $\mu$ F and ≥10  $\mu$ F

#### Figure 10-1. Typical LIN Bus

#### **10.2.1 Design Requirements**

The RXD output structure is an open-drain output stage. This allows the TLIN1022A-Q1 to be used with 3.3-V and 5-V I/O processor. If the RXD pin of the processor does not have an integrated pull-up, an external pull-up resistor to the processor I/O supply voltage is required. The select external pull-up resistor value should be



between 1 k $\Omega$  to 10 k $\Omega$ , depending on supply used (See I<sub>OL</sub> in electrical characteristics). The V<sub>SUP</sub> pin of the device should be decoupled with a 100 nF capacitor by placing it close to the V<sub>SUP</sub> supply pin. The system should include additional decoupling on the V<sub>SUP</sub> line as needed per the application requirements.

#### **10.2.2 Detailed Design Procedures**

#### 10.2.2.1 Normal Mode Application Note

When using the TLIN1022A-Q1 in systems which are monitoring the RXD pin for a wake up request, special care should be taken during the mode transitions. The output of the RXD pin is indeterminate for the transition period between states as the receivers are switched. The application software should not look for an edge on the RXD pin indicating a wake up request until t<sub>MODE CHANGE</sub>. This is shown in Figure 8-14.

#### 10.2.2.2 Standby Mode Application Note

If the TLIN1022A-Q1 detects an undervoltage on  $V_{SUP}$  the RXD pin transitions low, and signals to the software that the TLIN1022A-Q1 is in standby mode and should be returned to sleep mode for the lowest power state.

#### 10.2.2.3 TXD Dominant State Timeout Application Note

The maximum dominant TXD time allowed by the TXD dominant state time out limits the minimum possible data rate of the device. The LIN protocol has different constraints for commander and responder applications thus there are different maximum consecutive dominant bits for each application case and thus different minimum data rates.

#### **10.2.3 Application Curves**

Figure 10-2 and Figure 10-3 show the propagation delay from the TXD pin to the LIN pin for both dominant to recessive and recessive to dominant edges. Waveforms are for 1 channel of the device configured in commander mode with external pull-up resistor (1 k $\Omega$ ) and 680 pF bus capacitance.





## **Power Supply Recommendations**

The TLIN1022A-Q1 was designed to operate directly off a car battery, or any other DC supply ranging from 4 V to 36 V. A 100 nF decoupling capacitor should be placed as close to the  $V_{SUP}$  pin of the device as possible. It is good practice for some applications with noisier supplies to include 1  $\mu$ F and 10  $\mu$ F decoupling capacitor.



## 11 Layout

In order for the PCB design to be successful, start with the design of the protection and filtering circuitry. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high frequency layout techniques must be applied during PCB design. Placement at the connector also prevents these noisy events from propagating further into the PCB and system.

## 11.1 Layout Guidelines

- **Pin 1, 4 (RXD1/2):** The pin is an open-drain outputs and require an external pull-up resistor in the range of 1 k $\Omega$  and 10 k $\Omega$  to function properly. If the microprocessor paired with the transceiver does not have an integrated pull-up, an external resistor should be placed between RXD and the regulated voltage supply for the microprocessor.
- Pin 2, 5 (EN1/2): EN is an input pin that is used to place the device in a low power sleep mode. If this feature is not used, the pin should be pulled high to the regulated voltage supply of the microprocessor through a series resistor, values between 1 kΩ and 10 kΩ. Additionally, a series resistor may be placed on the pin to limit current on the digital lines in the event of an over voltage fault.
- Pin 6 (NC): Not Connected.
- **Pin 3, 7 (TXD1/2):** The TXD pins are the transmitter input signals to the device from the processor. A series resistor can be placed to limit the input current to the device in the case of an over-voltage on this pin. A capacitor to ground can be placed close to the input pin of the device to filter noise.
- **Pin 8 (GND):** This is the ground connection for the device. This pin should be tied to the ground plane through a short trace with the use of two vias to limit total return inductance.
- **Pin 9, 13 (LIN1/2):** This pin connects to the LIN bus. For responder node applications, a 220 pF capacitor to ground is implemented. For commander node applications and additional series resistor, a blocking diode should be placed between the LIN pin and the V<sub>SUP</sub> pin. See Figure 10-1.
- **Pin 10 (V<sub>SUP</sub>):** This is the supply pin for the device. A 100 nF decoupling capacitor should be placed as close to the device as possible.
- Pin 11, 12 and 14 (NC): Not Connected.

#### Note

All ground and power connections should be made as short as possible and use at least two vias to minimize the total loop inductance.



## 11.2 Layout Example







## 12 Device and Documentation Support

This device will conform to the following LIN standards. The core of what is needed is covered within this system spec, however reference should be made to these standards and any discrepancies pointed out and discussed. This document should provide all the basics of what is needed.

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation see the following:

- LIN Standards:
  - ISO/DIS 17987-1: Road vehicles -- Local Interconnect Network (LIN) -- Part 1: General information and use case definition
  - ISO/DIS 17987-4: Road vehicles -- Local Interconnect Network (LIN) -- Part 4: Electrical Physical Layer (EPL) specification 12V/24V
  - SAEJ2602-1: LIN Network for Vehicle Applications
  - LIN2.0, LIN2.1, LIN2.2 and LIN2.2A specification
- EMC requirements:
- SAEJ2962-1
- ISO 10605: Road vehicles Test methods for electrical disturbances from electrostatic discharge
- ISO 11452-4:2011: Road vehicles Component test methods for electrical disturbances from narrowband radiated electromagnetic energy - Part 4: Harness excitation methods
- ISO 7637-1:2015: Road vehicles Electrical disturbances from conduction and coupling Part 1: Definitions and general considerations
- ISO 7637-3: Road vehicles Electrical disturbances from conduction and coupling Part 3: Electrical transient transmission by capacitive and inductive coupling via lines other than supply lines
- IEC 62132-4:2006: Integrated circuits Measurement of electromagnetic immunity 150 kHz to 1 GHz -Part 4: Direct RF power injection method
- IEC 61000-4-2
- IEC 61967-4
- CISPR25
- Conformance Test requirements:
  - ISO/DIS 17987-7: Road vehicles -- Local Interconnect Network (LIN) -- Part 7: Electrical Physical Layer (EPL) conformance test specification
  - SAEJ2602-2: LIN Network for Vehicle Applications Conformance Test
- •

## **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.



## 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TLIN1022ADMTRQ1  | ACTIVE        | VSON         | DMT                | 14   | 3000           | RoHS & Green    | NIPDAU   SN                          | Level-2-260C-1 YEAR  | -40 to 125   | T022A                   | Samples |
| TLIN1022ADRQ1    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | (TL022, TL022A)         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

#### PACKAGE OPTION ADDENDUM

27-Sep-2021



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLIN1022ADMTRQ1             | VSON            | DMT                | 14 | 3000 | 330.0                    | 12.4                     | 3.3        | 4.8        | 1.2        | 8.0        | 12.0      | Q1               |
| TLIN1022ADRQ1               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.5        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

### PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLIN1022ADMTRQ1 | VSON         | DMT             | 14   | 3000 | 367.0       | 367.0      | 35.0        |
| TLIN1022ADRQ1   | SOIC         | D               | 14   | 2500 | 366.0       | 364.0      | 50.0        |

#### **DMT 14**

#### 3 x 4.5, 0.65 mm pitch

# **GENERIC PACKAGE VIEW**

#### VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DMT0014A**



### **PACKAGE OUTLINE**

#### VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DMT0014A

# **EXAMPLE BOARD LAYOUT**

#### VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



### DMT0014A

# **EXAMPLE STENCIL DESIGN**

#### VSON - 0.9 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **DMT0014B**



### **PACKAGE OUTLINE**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing 2. This drawing is subject to change without notice.
  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## DMT0014B

# **EXAMPLE BOARD LAYOUT**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



### DMT0014B

# **EXAMPLE STENCIL DESIGN**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated